# 课设报告

### 题 目 五级流水线 (45 条+转发冒险)

| 学生姓名 |             | 王烨文        |  |  |
|------|-------------|------------|--|--|
| 学    | 号           | 161810225  |  |  |
| 学    | 院           | 计算机科学与技术学院 |  |  |
| 专    | <u> 11/</u> | 计算机科学与技术   |  |  |
| 班    | 级           | 1618104    |  |  |
| 指导教师 |             | 施慧彬        |  |  |

二〇二〇年七月

# 南京航空航天大学课设报告诚信承诺书

本人郑重声明: 所呈交的课程设计(论文)(题目: <u>五级流水线(45 条+转发冒险)</u>)是本人在导师的指导下独立进行研究所取得的成果。尽本人所知,除了课程设计(论文)中特别加以标注引用的内容外,本课程设计(论文)不包含任何其他个人或集体已经发表或撰写的成果作品。

作者签名: 王烨文 2020年6月9日

(学号): 161810225

### 五级流水线(45条+转发冒险+一位预测)的设计

### 摘 要

研究的目的:为了更深入了解计算机组成原理课程并提高自己动手编程和思考能力,完成一个五级流水线的设计,从而更加清晰地认识到 CPU 的运行机制与数据通路的搭建,并掌握 Verilog 语言。

研究的结果与主要结论: 能写出一个能执行 add, sub, and, or, slt, lw, sw, beq 和 jump 等 45 条指令并完成转发冒险和一位动态预测的五级流水线。

关键词: 流水线,处理器, Verilog, mips

i

### The Design of Five Stage Pipeline in MIPS Instruction Set

#### **Abstract**

The purpose of the research:By accomplishing the work of making a Five Stage Pipeline MIPS CPU,understand deeply the Principle of Computer Organization lesson and improve the ability of programming and logic thinking,which can show us a more explicit operating mechanism of CPU and the components of the datapath.

The results of the study and the main conclusions: Can write a 36 instructions that can execute add, sub, and, or, slt, lw, sw, beq and jump Five Stage Pipeline MIPS CPU, which can also make forward and Hazard and one-bit dynamic predict.

Key Words: Five Stage Pipeline MIPS; processor; Verilog; mips

### 目 录

| 摘   | 要    | i                                                     |
|-----|------|-------------------------------------------------------|
| Abs | trac | et ii                                                 |
| 第一  | →章   | 引 言1                                                  |
| 1   | . 1  | 单周期 CPU 的理论与个人结构1                                     |
|     |      | 1.1.1 PC 模块定义2                                        |
|     |      | 1.1.2 NPC 模块定义2                                       |
|     |      | 1.1.3 ALU 模块定义 4                                      |
|     |      | 1.1.4 MUX 模块定义5                                       |
|     |      | 1.1.5 REGFILE 模块定义6                                   |
|     |      | 1.1.6 im_4k 模块定义7                                     |
|     |      | 1.1.7 dm_4k 模块定义8                                     |
|     |      | 1.1.8 decoder 模块定义9                                   |
|     |      | 1.1.9 control 模块定义9                                   |
|     |      | 1.1.10 SignExt 模块定义10                                 |
|     |      | 1.1.11 Forward&multforward&Hlforward&cpOforward模块定义11 |
|     |      | 1.1.12 cp0 模块定义12                                     |
|     |      | 1.1.13 BranchBubble 模块定义13                            |
|     |      | 1.1.14 IFIDREG 模块定义14                                 |
|     |      | 1.1.15 IDEXREG 模块定义14                                 |
|     |      | 1.1.16 EXMEMREG 模块定义15                                |
|     |      | 1.1.17 MEMWRREG 模块定义16                                |
|     |      | 1.1.18 ZerobranchJudge 模块定义17                         |
| 1   | . 2  | 各种数据冒险转发实现方法18                                        |
| 第二  | _章   | 单周期 MIPS CPU 的具体设计与调试19                               |
| 2   | 2. 1 | 具体 Verilog 代码实现19                                     |
| 2   | 2. 2 | ModelSim 模拟及 ISE 测试 87                                |

| 第三章  | 总结与展望 | <br> | <br> | 92   |
|------|-------|------|------|------|
| 参考文献 | ÷     | <br> | <br> | 94   |
| 致谢   |       | <br> | <br> | 94   |
| 附录   |       | <br> | <br> | . 94 |

### 第一章 引 言

### 1.1 五级流水线的理论结构



五级流水线(45条+转发冒险+一位动态预测)的个人架构



#### 1.1.1 PC 模块定义

#### (1) 基本描述

PC 主要功能是完成输出当前指令地址。复位后, PC 指向 0x0000\_3000, 此处为第一条指令的地址。阻塞时, PC 值不变。

#### (2) 模块接口

表 1.1 PC 接口的模块定义

| 信号名              | 方向     | 描述             |
|------------------|--------|----------------|
| clk              | Input  | 时钟信号           |
| rst              | Input  | 复位信号(高电平有效)    |
| Branchbubble     | Input  | 数据冒险信号         |
| [29:0]Predict_pc | Input  | 预测地址           |
| Pc_sel           | Input  | 选择此次选用预测的地址还是正 |
|                  |        | 常运算地址          |
| [29:0]NPC        | Input  | 输入的指令地址 (下一条)  |
| [29:0]PC         | Output | 输出的指令地址(当前)    |

#### (3) 功能定义

表 1.2 PC 接口的功能定义

| 序号 | 功能名称   | 功能描述                        |
|----|--------|-----------------------------|
| 1  | 复位     | rst=1 时,将 pc 置为 0X0000_3000 |
| 2  | 输出指令地址 | 时钟信号到来时,将 adin 赋给 pc        |
| 3  | 停止     | BrunchBubble等于1时,需要从lw      |
|    |        | 的 mem 阶段得到数据,所以需要           |
|    |        | 阻塞一个时钟周期。                   |

#### 1.1.2 NPC 模块定义

#### (1) 基本描述

NPC 主要功能是在分支指令 id 阶段预测是否跳转,并根据分支指令在 ex 阶段的实际跳转情况更新一位分支预测表。其余同单周期相同,即在分支跳转指令 ex 段,syscall,eret 等指令 id 阶段进行指令跳转,并不清除延迟槽。如果与预测相同,则继续 CPU 运行,若预测失败则清空在

if 阶段的指令并重新读取。

表 1.3 NPC 接口的模块定义

| 信号名                             | 方向       | 描述                      |
|---------------------------------|----------|-------------------------|
| clk                             | Input    | 时钟周期                    |
| rst                             | Input    | 清零信号                    |
| BrunchBubble                    | Input    | 阻塞周期信号                  |
| [2:0]cp0op                      | Input    | Cp0 寄存器操作               |
| [29:0]cp0_pcout                 | Input    | Syscall eret 等指令跳转地址    |
| id_branch_beq,id_branch_bne     | Input    | Id 阶段分支指令信号             |
| id_bgtz,id_bgez,id_bltz,id_bltz | Input    | Id 阶段分支指令信号             |
| id_branch_beq,id_branch_bne     | Input    | Ex 阶段分支指令信号             |
| id_bgtz,id_bgez,id_bltz,id_bltz | Input    | Ex阶段分支指令信号              |
| jump,jal,jalr                   | Input    | Ex 阶段跳转信号               |
| zbgtz,zbgez,zbne,zbeq           | Input    | Ex 段数据比较信号              |
| [15:0]ex_immediate,id_immediate | Input    | Branch 指令所需的偏移量         |
| [25:0]target                    | Input    | Jump 指令目标地址的[27:2]位     |
| [29:0]cur_pc                    | Input    | 当前指令地址                  |
| [29:0]pre_pc                    | Input    | 分支指令后第二条指令 PC 值(由       |
|                                 |          | 于传的是 id_PC_plus4)       |
| [29:0]jal_pc                    | Input    | 为 jalr 或 jr 指令时需要前往的 pc |
| [29:0]branch_predict2           | Input    | 循环指令上一次循环的预测            |
| CL 11 C                         | <b>T</b> | 清除 if 段信号(lw+branch)的前一 |
| flushbefore                     | Input    | 周期清除信号                  |
| [29:0]next_pc                   | Output   | 输出下一条指令地址               |
| Flush,pc_sel                    | Output   | If 段数据冲洗信号,NPC 选择       |
| branch_predict                  | Output   | 本次分支指令在 id 阶段预测的        |
|                                 |          | next_pc 地址,ex 段回收比较     |

### (3) 功能定义

表 1.4 NPC 接口的功能定义

| 序号 | 功能名称               | 功能描述                     |
|----|--------------------|--------------------------|
|    |                    | 1.将 PC 值加 4 后输出          |
|    |                    | 2.分支指令 Ex 段完成, 若预测正确     |
| 1  | 输出正常指令地址           | 则直接输出, 若预测失败则输出冲洗        |
| 2  | 输出 Branch 实际跳转     | 信号为 1 并在 BHT 表中更新新的预     |
|    |                    | 测地址                      |
|    |                    | 3.当 Jump 信号为高电平时,将       |
| 3  | 输出 Jump 或 Jal 指令地址 | target 与 PC 进行拼接,输出到 NPC |
|    |                    | 的地址                      |
|    |                    | 4.如果该PC存在于BHT则直接读出       |
| 4  | 预测 Branch 指令跳转     | BHT 中的预测地址,若不存在则预        |
|    |                    | 测跳转并写入 BHT 中             |
|    |                    | 5.当指令为 JALR/JR 时,        |
| 5  | 输出 JALR/JR 指令地址    | 取寄存器的数据输出到 NPC           |

#### 1.1.3 ALU 模块定义

#### (1)基本描述

实现 addu, subu, slt, and, nor, or, xor, sll, srl, sltu, sllv, sra, srav, srlv, lui, slti, sltiu, mult 等基本操作。

#### (2)模块接口 (包括 ext 模块)

表 1.5 ALU 接口的模块定义

| 信号名                         | 方 向            | 描述                                                 |
|-----------------------------|----------------|----------------------------------------------------|
| [29:0]cur_pc<br>[31:0]DataA | Input<br>Input | 当前 pc 值, jalr 指令时需要进<br>行+1 存储到 31 号寄存器<br>源操作数输入端 |
| [31:0]DataB                 | Input          | 源操作数输入端                                            |

| [4:0]shamt   | Input  | 移位操作数输入端(偏移量)  |
|--------------|--------|----------------|
| [4:0]aluop   | Input  | ALU 控制信号       |
| Checkover    | Input  | 是否判断溢出信号       |
| Zero         | Output | ALU 结果为0输出高电平  |
| Overflow     | Output | ALU 结果溢出则输出高电平 |
| [31:0]result | Output | ALU 计算输出的结果    |
| [63:0]mult   | Output | ALU 计算的乘法结果    |
|              |        |                |

### (3)功能定义

表 1.6 ALU 接口的功能定义

|   | 功能名称           | 功能描述                  |
|---|----------------|-----------------------|
|   |                | 根据 alu 的控制信号,         |
| 1 | 输出 result 计算结果 | 输出 DataA 和 DataB 的计算结 |
|   |                | 果或者是 cur_pc+1(jalr)   |
| 2 | 输出 Overflow    | 输出溢出信号。               |
| 3 | 输出乘法结果         | 输出乘法结果。               |

### 1.1.4 MUX模块定义

(1)基本描述

实现多选一数据选择器。

表1.7 MUX2接口的模块定义

| 信号名      | 方 向    | 描述     |
|----------|--------|--------|
| [31:0]C1 | Input  | 0 号接口数 |
| [31:0]C2 | Input  | 1号接口数  |
| S        | Input  | 选择信号   |
| [31:0]y  | Output | 结果     |

表1.8 MUX3接口的模块定义

| 信号名      | 方 向    | 描 述  |
|----------|--------|------|
| [31:0]C1 | Input  | 0 号口 |
| [31:0]C2 | Input  | 1号口  |
| [31:0]C3 | Input  | 2号口  |
| S        | Input  | 选择信号 |
| [31:0]y  | Output | 输出数  |

表1.8 MUX4接口的模块定义

| MONT IX THIS PROPERTY. |        |      |  |
|------------------------|--------|------|--|
| 信号名                    | 方 向    | 描述   |  |
| [31:0]C1               | Input  | 0 号口 |  |
| [31:0]C2               | Input  | 1号口  |  |
| [31:0]C3               | Input  | 2号口  |  |
| [31:0]C4               | Input  | 3号口  |  |
| S                      | Input  | 选择信号 |  |
| [31:0]y                | Output | 输出数  |  |

### (3)功能定义

表1.8 MUX接口的功能定义

| Marie 111 / 111 / 111 / 111 / 111 / 111 / 111 / 111 / 111 / 111 / 111 / 111 / 111 / 111 / 111 / 111 / 111 / 111 / 111 / 111 / 111 / 111 / 111 / 111 / 111 / 111 / 111 / 111 / 111 / 111 / 111 / 111 / 111 / 111 / 111 / 111 / 111 / 111 / 111 / 111 / 111 / 111 / 111 / 111 / 111 / 111 / 111 / 111 / 111 / 111 / 111 / 111 / 111 / 111 / 111 / 111 / 111 / 111 / 111 / 111 / 111 / 111 / 111 / 111 / 111 / 111 / 111 / 111 / 111 / 111 / 111 / 111 / 111 / 111 / 111 / 111 / 111 / 111 / 111 / 111 / 111 / 111 / 111 / 111 / 111 / 111 / 111 / 111 / 111 / 111 / 111 / 111 / 111 / 111 / 111 / 111 / 111 / 111 / 111 / 111 / 111 / 111 / 111 / 111 / 111 / 111 / 111 / 111 / 111 / 111 / 111 / 111 / 111 / 111 / 111 / 111 / 111 / 111 / 111 / 111 / 111 / 111 / 111 / 111 / 111 / 111 / 111 / 111 / 111 / 111 / 111 / 111 / 111 / 111 / 111 / 111 / 111 / 111 / 111 / 111 / 111 / 111 / 111 / 111 / 111 / 111 / 111 / 111 / 111 / 111 / 111 / 111 / 111 / 111 / 111 / 111 / 111 / 111 / 111 / 111 / 111 / 111 / 111 / 111 / 111 / 111 / 111 / 111 / 111 / 111 / 111 / 111 / 111 / 111 / 111 / 111 / 111 / 111 / 111 / 111 / 111 / 111 / 111 / 111 / 111 / 111 / 111 / 111 / 111 / 111 / 111 / 111 / 111 / 111 / 111 / 111 / 111 / 111 / 111 / 111 / 111 / 111 / 111 / 111 / 111 / 111 / 111 / 111 / 111 / 111 / 111 / 111 / 111 / 111 / 111 / 111 / 111 / 111 / 111 / 111 / 111 / 111 / 111 / 111 / 111 / 111 / 111 / 111 / 111 / 111 / 111 / 111 / 111 / 111 / 111 / 111 / 111 / 111 / 111 / 111 / 111 / 111 / 111 / 111 / 111 / 111 / 111 / 111 / 111 / 111 / 111 / 111 / 111 / 111 / 111 / 111 / 111 / 111 / 111 / 111 / 111 / 111 / 111 / 111 / 111 / 111 / 111 / 111 / 111 / 111 / 111 / 111 / 111 / 111 / 111 / 111 / 111 / 111 / 111 / 111 / 111 / 111 / 111 / 111 / 111 / 111 / 111 / 111 / 111 / 111 / 111 / 111 / 111 / 111 / 111 / 111 / 111 / 111 / 111 / 111 / 111 / 111 / 111 / 111 / 111 / 111 / 111 / 111 / 111 / 111 / 111 / 111 / 111 / 111 / 111 / 111 / 111 / 111 / 111 / 111 / 111 / 111 / 111 / 111 / 111 / 111 / 111 / 111 / 111 / 111 / 111 / 111 / 111 / 111 / 111 / 111 / 111 / 111 / 111 / 111 / |       |                            |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|----------------------------|
| 序号                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | 功能名称  | 功能描述                       |
| 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | 输出选定值 | 输出选定值<br>0 对应 0, 1 对应 1 等等 |

#### 1.1.5 RGEFILE模块定义

### (1)基本描述

根据输入的两个寄存器地址,输出相应寄存器的值,根据寄存器写信号和寄存器地址,将输入的数据选择写入寄存器。

表1.9 REGFILE 接口的模块定义

| 信号名                                    | 方 向            | 描 述                                       |
|----------------------------------------|----------------|-------------------------------------------|
| clk                                    | Input          | 时钟信号                                      |
| regWr,multWr,Lowi<br>n,Highin          | Input          | 写入信号(不同寄存器有区别,<br>High, Low 寄存器)          |
| [4:0]Rs                                | Input          | 预读取寄存器编号                                  |
| [4:0]Rt                                | Input          | 预读取寄存器编号                                  |
| [4:0]Rw                                | Input          | 预写入寄存器编号                                  |
| [2:0]cp0op                             | Input          | 当前指令 cp0op 操作码                            |
| [31:0]cp0_dout                         | Input          | Cp0 寄存器得到的数据                              |
| [5:0]op                                | Input          | 当前指令 op 值(可省去)                            |
| [31:0]busW,wr_bus A_mux2 [63:0]busmult | Input<br>Input | 写入寄存器的值,HILO 为<br>busA_mux2<br>写入寄存器的乘法结果 |
| [31:0]busA                             | Output         | Rs 寄存器值                                   |
| [31:0]busB                             | Output         | Rt 寄存器值                                   |
| [31:0]Highout                          | Output         | Hi 寄存器值                                   |
| [31:0]Lowout                           | Output         | Lo 寄存器值                                   |
| [29:0]jalpc                            | Output         | Jalr,jr 指令从寄存器中读取的将<br>要跳转的指令             |

### (3)功能定义

表1.10 REGFILE 接口的功能定义

|     | 7       |                                                                                          |
|-----|---------|------------------------------------------------------------------------------------------|
| 序 号 | 功能名称    | 功能描述                                                                                     |
| 1   | 寄存器读取操作 | busA 和 busB 分别输出地址 Ra 和 Rb 的数据,jalpc 输出 jalr 与 jr 指令将要跳转的数据,Highout,Lowout 为 Hi,Lo 寄存器的值 |
| 2   | 寄存器写入操作 | 时钟周期下半周期将 busW 写入指定寄<br>存器                                                               |

### 1.1.6 im\_4k 模块的定义

(1)基本描述

指令内存大小为 4K,初始化从 code.txt 载入指令。根据输入的指令地址,输出当前位置存储的指令。(2)模块接口

表1.11 im 4k接口的模块定义

|            | 77 <u>-</u> 35(+ + H4 D(-) (-) C-) (-) |                      |
|------------|----------------------------------------|----------------------|
| 信号名        | 方 向                                    | 描 述                  |
| [11:2]addr | Input                                  | 输入指令地址               |
| [31:0]dout | Output                                 | 输出指令                 |
| (3)功能定义    |                                        |                      |
|            | 表1.12 im_4k接口的功能定义                     |                      |
| 序号         | 功能名称                                   | 功能描述                 |
| 1          | 载入指令                                   | 初始化载入 code. txt 中的指令 |
| 2          | 输出操作                                   | 根据输入指令地址,输出当前指令      |

### 1.1.7 dm\_4k 模块定义

### (1)基本描述

数据内存大小为 4K,根据输入的地址读出数据内存中的数据,并根据数据写信号,将输入的数据选择写入数据内存中。

### (2)模块接口

表1.13 dm\_4k 接口的模块定义

|               | 701110 | ,e,,               |
|---------------|--------|--------------------|
| 信号名           | 方 向    | 描述                 |
| [11:2]addr    | Input  | 输入数据地址             |
| [31:0]DataIn  | Input  | 输入的数据              |
| [31:0]DataOut | Output | 读出的数据              |
| WrEn          | Input  | 写入使能信号, 高电平有效      |
| clk           | Input  | 时钟信号               |
| [5:0]op       | Input  | 当前指令操作码,用于判断是否要字节读 |
|               |        | 取                  |

#### (3)功能定义

表1.14 dm\_4k模块的功能定义

| 序 号 | 功能名称    | 功能描述                                                      |
|-----|---------|-----------------------------------------------------------|
| 1   | 读数据内存数据 | 根据输入的数据地址,读出数据内存中的数据。                                     |
| 2   | 写数据内存数据 | 时钟信号上升沿触发,且 WrEn=1 时<br>向数据内存写入数据。另外需判断是<br>否对内存中的字节进行操作。 |

### 1.1.8 decoder 模块定义

### (1)基本描述

根据输入的指令进行拆分,拆分成各个单元。

#### (2)模块接口

表1.15 decoder接口的模块定义

| 信号名             | 方 向                   | 描述           |
|-----------------|-----------------------|--------------|
| [31:0]ir        | Input                 | 指令           |
| [5:0]op         | Output                | 指令高6位        |
| [4:0]rs         | Output                | 预读取寄存器       |
| [4:0]rt         | Output                | 预读取或预存储寄存器   |
| [4:0]rd         | Output                | 预存储寄存器       |
| [4:0]shamt      | Output                | 偏移量          |
| [4:0]func       | Output                | 指令低6位        |
| [15:0]immediate | Output                | 立即数          |
| [25:0]target    | Output                | 跳转目标地址       |
| checkover       | Output                | 输出判断溢出指令信号   |
| (3)功能定义         |                       |              |
|                 | 表1.16 decoder 接口的功能定义 |              |
| 序 号             | 功能名称                  | 功能描述         |
| ,, J            | - Na Me. Filida       | ->,711LIII\Z |

### 1.1.9 control 模块定义

1

### (1)基本描述

根据输入的指令高6位(op和func字段),利用真值表化简,输出Branch, Jump, RegDst,

分解指令

根据输入的指令输出各部分

ALUSrc, MemtoReg, RegWr, MemWr, ExtOp, aluop 等控制信号。

### (2)模块接口

表1.15 control 接口的模块定义

| 信号名                                               | 方 向                   | 描 述               |
|---------------------------------------------------|-----------------------|-------------------|
| [5:0]op                                           | Input                 | 指令高6位             |
| [5:0]func                                         | Input                 | 指令低 6 位           |
| Branch_beq,branch_<br>bne,bgtz,bgez,bltz,bl<br>ez | Output                | 当前指令是否时分支指令       |
| Jump,jal,jalr                                     | Output                | 当前指令是否时跳转指令       |
| [4:0]ALUop                                        | Output                | 输出 ALU 的控制信号      |
| [1:0]memtoReg                                     | Output                | 输出主存写入寄存器信号       |
| [1:0]regDst                                       | Output                | 控制选择 Rd/Rt 为目的寄存器 |
| memWr                                             | Output                | 输出主存写入信号          |
| ExtOp                                             | Output                | 符号扩展/零扩展          |
| regWr,Highin,Lowin<br>,r31Wr                      | Output                | 寄存器写使能信号          |
| alusrc                                            | Output                | 控制选择 ALU 的 B 口操作数 |
| Checkover                                         | Output                | 输出判断溢出指令信号        |
| Hlsel                                             | Output                | Hi,Lo 寄存器选择信号     |
| [2:0]Cp0op                                        | Output                | Cp0 寄存器操作数        |
| (3)功能定义                                           |                       |                   |
|                                                   | 表1.16 control 接口的功能定义 |                   |
| 序 号                                               | 功能名称                  | 功能描述              |

输出控制信号

#### 1.1.10 SignExt 模块定义

1

(1)基本描述

将输入的 16 位数据根据扩展信号扩展为 32 位。

(2)模块接口

根据输入的 op 输出各种控制信

|                    | র     | 表1.19 SignExt模块的接口定 | Х<br>Х                      |
|--------------------|-------|---------------------|-----------------------------|
| 信号名                |       | 方 向                 | 描述                          |
| [15:0]immedia      |       | Input               | 输入的16位原始数据                  |
| [31:0]Extimmediate |       | Output              | 输出的 32 位扩展数据                |
| ExtSel             |       | Input               | 扩展的信号                       |
| (2)功能定义            |       |                     |                             |
|                    | 表1.16 | SignExt模块的功能定义      |                             |
| 序号                 |       | 功能名称                | 功能描述                        |
| 1                  |       | 输出扩展的 32 位地址        | 根据 ExtSel 将 imm16 扩展为 imm32 |

#### 1.1.11 Forward&multforward&Hlforward&cpOforward 模块定义

(1)基本描述

各种条件下的转发

(2)模块接口

表1.19 multforwad模块的接口定义

| 信号名                                | 方 向    | 描述                         |
|------------------------------------|--------|----------------------------|
| Ex_multWr,mem_m<br>ultWr,wr_multWr | Input  | Ex, mem, wr 段的乘法<br>结果写入信号 |
| Multforward                        | Output | 要转发到 id 段的 mult 结果         |
|                                    |        |                            |

#### 表1.19 HLforwad模块的接口定义

| 信号名                                                           | 方 向    | 描述                               |
|---------------------------------------------------------------|--------|----------------------------------|
| Ex_Highin,ex_Lowi n,mem_Highin,mem _Lowin,wr_Highin, wr_Lowin | Input  | Ex, mem, wr 段的 Hi, Lo<br>寄存器写入信号 |
| Multforward                                                   | Output | 要转发到 id 段的选择信号                   |

#### 表1.19 branchforwad模块的接口定义

|     | 101.10 | branchior waakyanig a La |    |
|-----|--------|--------------------------|----|
| 信号名 |        | 方 向                      | 描述 |
|     |        |                          |    |

| [2:0]ex_cp0op,mem<br>_cp0op,wr_cp0op                         | Input<br>Input | Ex,mem,wr 段的 cp0<br>信号  |
|--------------------------------------------------------------|----------------|-------------------------|
| [4:0] id_rs,id_rt,me<br>m_rw,ex_rw,wr_rw<br>mem_regWr,ex_reg | Input          | Id,mem,ex,wr 的寄存<br>器信号 |
| Wr,wr_regWr [1:0]mem_memtore g,wr_memtoreg                   | Input          | 写入信号<br>写入选择信号          |
| [1:0]branchforward<br>A,branchforwardB                       | Output         | 要转发到 id 段的选择信<br>号      |

### 表1.19 cp0forward接口的模块定义

| 信号名                                                                                | 方 向    | 描述          |
|------------------------------------------------------------------------------------|--------|-------------|
| [2:0]id_cp0op,ex_cp<br>0op,mem_cp0op,wr_<br>cp0op,id_sel,ex_sel,<br>mem_sel,wr_sel | Input  | 各种条件信号      |
| [4:0]id_cs,ex_cs,me<br>m_cs,wr_cs                                                  | Input  | 各种条件信号      |
| [1:0] cp0forward                                                                   | Output | 选择 cp0 转发信号 |

### (3)功能定义

表1.16 SignExt模块的功能定义

| 序 号 | 功能名称   | 功能描述                                |
|-----|--------|-------------------------------------|
| 1   | 输出转发信息 | 根据 id, ex, mem, wr 段信号选择<br>转发信号所在段 |

### 1.1.12 cp0 模块定义

(1)基本描述

Cp0 寄存器的读写操作。

表1.20 cp0 接口的模块定义

| 信号名                          | 方 向                    | 描述                                  |
|------------------------------|------------------------|-------------------------------------|
| Clk                          | Input                  | 时钟信号                                |
| [4:0]id_cs,wr_cs             | Input                  | 协处理器的地址                             |
| [2:0]id_sel,wr_sel           | Input                  | 协处理器的选择(8个)                         |
| [2:0]wr_cp0op,id_cp<br>0op   | Input                  | 协处理器操作                              |
| [31:0]busB                   | Input                  | 写入 cp0 寄存器的数据                       |
| [29:0]PC                     | Input                  | 当前指令 PC 值                           |
| [31:0]Cp0_dout,cp0<br>_pcout | Output                 | CpO 输出数据                            |
| (3)功能定义                      |                        |                                     |
|                              | 表1.16 cp0 模块的功能定义      |                                     |
| 序号                           | 功能名称                   | 功能描述                                |
| 1                            | 根据 cp0op 对 cp0 寄存器进行相应 | Id_cpOop=4,Eret                     |
|                              | 操作                     | Id_cp0op=3,Syscall 并阻塞后面<br>的 cp0op |
|                              |                        | Wr_cp0op=2,写入                       |
|                              |                        | Wr_cp0op=1,读出数据                     |

#### 1.1.13 BrunchBubble 模块定义

(1)基本描述

用于 lw+R-Type

(2)模块接口

表1.20 cp0HLtoalu接口的模块定义

| 信号名                        | 方 向    | 描述            |
|----------------------------|--------|---------------|
| [4:0]id_rs,id_rt,<br>ex_rw | Input  | Id,ex 的寄存器信号  |
| ex_regWr                   | Input  | ex 写入信号       |
| Hazard                     | Output | Load-use 阻塞信号 |

(3)功能定义

表1.16 cp0HLtoalu模块的功能定义

| 序 号 | 功能名称            | 功能描述               |
|-----|-----------------|--------------------|
| 1   | 进行 load-use 的阻塞 | 根据条件进行 load-use 阻塞 |

#### 1.1.14 IFIDReg 模块定义

(1)基本描述

IFIDREG 段寄存器,用于传输数据。

(2)模块接口

表1.21 IFID接口的模块定义

|                            | W.I   |              | `                                                |
|----------------------------|-------|--------------|--------------------------------------------------|
| 信号名                        |       | 方 向          | 描 述                                              |
| clk,BranchBubble,fl<br>ush |       | Input        | 用于阻断的信号和时钟信号                                     |
| [29:0]pc_plus_4            |       | Input        | 下一指令地址                                           |
| [31:0] if_ins              |       | Input        | 当前指令                                             |
| [29:0] id_pc_plus_4        |       | Output       | 传到 id 段得下一指令地址                                   |
| [31:0] id_ins              |       | Output       | 传到 id 段得指令                                       |
| (3)功能定义                    |       |              |                                                  |
|                            | 表1.16 | IFID 模块的功能定义 |                                                  |
| 序 号                        |       | 功能名称         | 功能描述                                             |
| 1                          |       | 向 id 段传输信息   | 向 id 段传输 PC 和指令信息,并进<br>行 load-use 阻塞和 flush 预测失 |

#### 1.1.15 IDEXReg 模块定义

(1)基本描述

IDEXREG 段寄存器,用于传输数据。

(2)模块接口

表1.22 IDEX 接口的模块定义

| 信号名                  | 方 向   | 描述                |
|----------------------|-------|-------------------|
| clk,BranchBubble     | Input | 用于阻断的信号和时钟信号      |
| id_regWr,[1:0]id_reg | Input | Id 段需要传输到 ex 段的信号 |

败的指令冲刷

| Dst,id_alusrc,id_me    |        |                    |
|------------------------|--------|--------------------|
| mwr,id_checkover,id    |        |                    |
| _multWr,id_Lowin,i     |        |                    |
| d_Highin,id_branch     |        |                    |
| _beq,id_branch_bne,    |        |                    |
| id_bltz,id_blez,id_bg  |        |                    |
| ez,id_bgtz,id_jalr,id_ |        |                    |
| jal,id_jump,[1:0]id_   |        |                    |
| memtoreg,[2:0]id_cp    |        |                    |
| 0op                    |        |                    |
| [31:0]id_imm32,id_     | Input  | Id 段需要传输到 ex 段的数据  |
| HL,id_busA_mux2,i      |        |                    |
| d_cp0_dout,id_busB     |        |                    |
| _mux2,[29:0]id_cp0     |        |                    |
| _pcout,                |        |                    |
| [4:0]id_ra,id_rb,id_r  | Input  | Id 段 decoder 得到的信息 |
| w,id_cs,id_aluop,id_   |        |                    |
| shamt,[5:0]id_op,[2:   |        |                    |
| 0]id_sel,[25:0]id_Tar  |        |                    |
| get                    |        |                    |
| Ex_regWr 等一众信          | Output | 由 id 传来的上述数据       |
| 묵                      | -      |                    |

### (3)功能定义

表1.16 IDEX 模块的功能定义

|     | pro Drythy ythayeyt |                                       |
|-----|---------------------|---------------------------------------|
| 序 号 | 功能名称                | 功能描述                                  |
| 1   | 向 id 段传输信息          | 向 ex 段传输 PC 和指令信息,并进<br>行 load-use 阻塞 |

### 1.1.16 EXMEMReg 模块定义

(1)基本描述

EXMEMREG 段寄存器,用于传输数据。

表1.22 EXMEM 接口的模块定义

| 信号名          | 方 向   | 描述      |
|--------------|-------|---------|
| clk          | Input | 用于时钟信号  |
| BranchBubble | Input | 用于阻断的信号 |
|              |       |         |

| ex_zero,ex_HL,ex_r esult,ex_mult,ex_bus A_mux2,ex_busB_ mux2,,ex_rw,ex_reg Wr,ex_multWr,ex_m emwr,ex_memtoreg, ex_op,ex_Lowin,ex_ Highin,ex_cp0op,ex _cs,ex_sel,ex_cp0_d out                    | Input  | EX 传入的所有信号 |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|------------|
| mem_zero,mem_HL ,mem_result,mem_m ult,mem_busA_mux 2,mem_busB_mux2, mem_rw,mem_regW r,mem_multWr,mem _memwr,mem_mem toreg,mem_op,mem _Lowin,mem_Highi n,mem_cp0op,mem_ cs,mem_sel,mem_cp 0_dout | Output | 由EX传来的上述数据 |

### (3)功能定义

表1.16 EXMEM 模块的功能定义

| 序 号 | 功能名称        | 功能描述                  |
|-----|-------------|-----------------------|
| 1   | 向 mem 段传输信息 | 向 mem 段传输 ex 段经过处理的数据 |

### 1.1.17 MEMWRReg 模块定义

(1)基本描述

MEMWR 段寄存器,用于传输数据。

表1.22 MEMWR 接口的模块定义

| 信号名 | 方 向   | 描 述    |
|-----|-------|--------|
| clk | Input | 用于时钟信号 |

| BranchBubble        | Input  | 用于阻断的信号       |
|---------------------|--------|---------------|
| mem_dout,mem_HL     | Input  | MEM 传入的所有信号   |
| ,mem_result,mem_m   |        |               |
| ult,mem_busA_mux    |        |               |
| 2,mem_busB_mux2,    |        |               |
| mem_rw,mem_regW     |        |               |
| r,mem_multWr,mem    |        |               |
| _memtoreg,mem_op    |        |               |
| ,mem_Lowin,mem_     |        |               |
| Highin,mem_cp0op,   |        |               |
| mem_cs,mem_sel,m    |        |               |
| em_cp0_dout         |        |               |
| wr_dout,wr_HL,wr_   | Output | 由 MEM 传来的上述数据 |
| result,wr_mult,wr_b |        |               |
| usA_mux2,wr_busB    |        |               |
| _mux2,wr_rw,wr_re   |        |               |
| gWr,wr_multWr,wr_   |        |               |
| memtoreg,wr_op,wr   |        |               |
| _Lowin,wr_Highin,   |        |               |
| wr_cp0op,wr_cs,wr_  |        |               |
| sel,wr_cp0_dout     |        |               |

### (3)功能定义

表1.16 MEMWR 模块的功能定义

| 序 号 | 功能名称       | 功能描述                  |
|-----|------------|-----------------------|
| 1   | 向 wr 段传输信息 | 向 wr 段传输 mem 段经过处理的数据 |

### 1.1.18 zerobranchjudge 模块定义

#### (1)基本描述

用于在 ex 阶段判断是否实现跳转或顺序执行。

表1.23 zerobranch judge 接口的模块定义

| 信号名             | 方 向   | 描述           |
|-----------------|-------|--------------|
| [31:0]busA,busB | Input | rs,rt 寄存器所得值 |

| bgez,bgtz,blez,bltz,b<br>ranch_beq,branch_b | Input                    | 跳转类别信号                      |
|---------------------------------------------|--------------------------|-----------------------------|
| ne<br>zbgez,zbgtz,zbeq,zb<br>ne             | Output                   | 判断信号                        |
| (3)功能定义                                     |                          |                             |
| 表1.16                                       | zerobranch judge 模块的功能定义 |                             |
| 序号                                          | 功能名称                     | 功能描述                        |
| 1                                           | 计算跳转信息                   | 根据传入的busA与busB对是否跳<br>转进行判断 |

#### 1.2 各种冒险解决的办法

#### 1. 2. 1 Load-use 冒险

对于 Load-use 冒险,大部分时候出现于 Iw 或者 Ib、Ibu 指令之后出现,由于 ALU 的 result 计算的为 DM 模块中的地址,所以无法在下一条指令读取对应寄存器(即处于 id 阶段时)就转发,需要等待一个时钟周期阻塞,由于大部分数据都一再后面通过转发实现,所以我们只需要查看 EX 段与 ID 段之间信号相关是否存在问题。由 Load-use 冒险定义可知道,当处于第二阶段的指令中读取 id\_busA, id\_busB 时,需要等待一个时钟周期才能够转发到 id 阶段,所以条件就是(ex\_rw==id\_rs||ex\_rw==id\_rt) && (ex\_memtoreg==1),其意义为 Ex 段表示该指令需要有数据写入寄存器,并且该数据为从 DM 中获取的数据,并且存入的寄存器与后一条指令需要读取的寄存器相同。

Examples: lw+beq, lw+add 等指令。

#### 1.2.2 分支跳转冒险

对于分支跳转冒险,在分支指令 id 阶段进行分支预测,即建立 BHT 与 BTB 表,类 Cache 存储,在遇到分支跳转指令时总是先进行查表,如果存在直接输出表中的预测地址,如果不存在总是先预测不跳转(这样可以检查预测有效性与正确性),并且存入 BHT 之中。然后在 EX 阶段下半周期进行是否跳转的校验,如果预测地址和实际跳转地址不同,则需要在传入 ID 段时洗刷已经在 IF 段存在的指令,其余情况则继续进行指令的接下操作。(其实真觉得预测在有延迟槽的情况下不如静态预测)

#### 1. 2. 3 数据冒险

Condition1. 存在于 Regfile 中,即当前三条指令中有指令需要写入目的寄存器与当前指令的寄存器读取地址冲突,则需要考虑转发,即(id\_ra==ex\_rw&&ex\_regWr==1)||(id\_ra==mem\_rw&&mem\_regWr==1)||(id\_ra==mem\_rw&&mem\_regWr==1)||(id\_ra==mem\_rw&&mem\_regWr==1)||(id\_ra==mem\_rw&&mem\_regWr==1)||(id\_ra==mem\_rw&&mem\_regWr==1)||(id\_ra==mem\_rw&&mem\_regWr==1)||(id\_ra==mem\_rw&&mem\_regWr==1)||(id\_ra==mem\_rw&wem\_regWr==1)||(id\_ra==mem\_rw&wem\_regWr==1)||(id\_ra==mem\_rw&wem\_regWr==1)||(id\_ra==mem\_rw&wem\_regWr==1)||(id\_ra==mem\_rw&wem\_regWr==1)||(id\_ra==mem\_rw&wem\_regWr==1)||(id\_ra==mem\_rw&wem\_regWr==1)||(id\_ra==mem\_rw&wem\_regWr==1)||(id\_ra==mem\_rw&wem\_regWr==1)||(id\_ra==mem\_rw&wem\_regWr==1)||(id\_ra==mem\_rw&wem\_regWr==1)||(id\_ra==mem\_rw&wem\_regWr==1)||(id\_ra==mem\_rw&wem\_regWr==1)||(id\_ra==mem\_regWr==1)||(id\_ra==mem\_regWr==1)||(id\_ra==mem\_regWr==1)||(id\_ra==mem\_regWr==1)||(id\_ra==mem\_regWr==1)||(id\_ra==mem\_regWr==1)||(id\_ra==mem\_regWr==1)||(id\_ra==mem\_regWr==1)||(id\_ra==mem\_regWr==1)||(id\_ra==mem\_regWr==1)||(id\_ra==mem\_regWr==1)||(id\_ra==mem\_regWr==1)||(id\_ra==mem\_regWr==1)||(id\_ra==mem\_regWr==1)||(id\_ra==mem\_regWr==1)||(id\_ra==mem\_regWr==1)||(id\_ra==mem\_regWr==1)||(id\_ra==mem\_regWr==1)||(id\_ra==mem\_regWr==1)||(id\_ra==mem\_regWr==1)||(id\_ra==mem\_regWr==1)||(id\_ra==mem\_regWr==1)||(id\_ra==mem\_regWr==1)||(id\_ra==mem\_regWr==1)||(id\_ra==mem\_regWr==1)||(id\_ra==mem\_regWr==1)||(id\_ra==mem\_regWr==1)||(id\_ra==mem\_regWr==1)||(id\_ra==mem\_regWr==1)||(id\_ra==mem\_regWr==1)||(id\_ra==mem\_regWr==1)||(id\_ra==mem\_regWr==1)||(id\_ra==mem\_regWr==1)||(id\_ra==mem\_regWr==1)||(id\_ra==mem\_regWr==1)||(id\_ra==mem\_regWr==1)||(id\_ra==mem\_regWr==1)||(id\_ra==mem\_regWr==1)||(id\_ra==mem\_regWr==1)||(id\_ra==mem\_regWr==1)||(id\_ra==mem\_regWr==1)||(id\_ra==mem\_regWr==1)||(id\_ra==mem\_regWr==1)||(id\_ra==mem\_regWr==1)||(id\_ra==mem\_regWr==1)||(id\_ra==mem\_regWr==1)||(id\_ra==mem\_regWr==1)||(id\_ra==mem\_regWr==1)||(id\_ra==mem\_regWr==1)||(id\_ra==mem\_regWr==1)||(id\_ra==mem\_regWr==1)||(id\_ra==mem\_regWr==1)||(id\_ra==mem\_regWr==1)||(id\_ra==mem\_regWr==1)||(id\_ra==mem\_regWr==1)||(id\_ra==mem\_regWr==1)||(id\_ra==mem\_regWr==1)||(id\_ra==mem\_regWr==1)||(id\_

ra==wr\_rw&&wr\_regWr==1),同时还需要考虑 cp0 寄存器的 mfc0 指令,条件见下图。需要注意的是,此处如果出现 Load-use 冒险,即前一条指令为 lw 或者 lb 等指令,则会直接阻塞这一周期并且到下一周期进行转发,然后根据 memtoreg 来选定每个阶段需要转发到 id 段的数据如 HILO 寄存器读取的数,CPO 寄存器读取的数,以及 ALU 计算结果和 lw 等指令所得到的来自于 DM 的输出数据,然后在 id 阶段通过 forwardA,forwardB 得到的选择信号进行选择。

Condition2. 存在于 HILO 寄存器中,当前面的指令需要向 HILO 寄存器写入数据时,而本条指令需要从 HILO 寄存器中取出,此时会出现数据冒险,需要通过数据转发实现正常的调用。个人使用的方法是通过读取指令时选择控制信号 hIsel 来确定是读取 HI还是 LO 寄存器,并根据后面阶段中 Lowin、Highin、multin信号来判断转发到 Highout与 Lowout的数据。个人方法是,先通过 EX,MEM,WR 段得 HILO 寄存器写信号来转发到 id 段完成第一次有关于 mtlo 等指令的处理,其次再处理乘法结果的转发,如果乘法出现在 mtlo 等指令后端则选择已经选择的第一次处理得到的 Highout,Lowout数据,如果乘法结果在 mtlo 等指令前面,则选择转发乘法结果,并根据 hIsel 来选择转发高位还是低位。

Condition3. 存在于 cp0 寄存器中的数据冒险,由于时间有限,只处理了 mtc0+mfc0 的数据冒险,由于 S yscall 和 Eret 的指令特性,转发考虑对于五级流水线过于麻烦,目前可以采用的方法是在 cp0 指令 id 阶段写入 cp0 寄存器然后下一指令直接读取,但这样就会存在两个数据同时存入寄存器的可能情况,故不推荐。其转发条件很简单,即当 mfc0 指令检测到前面存在 mtc0 正在执行,并比较两个指令目的的 cs 和 se l 地址段,就可以完成转发。

### 第二章 45 条流水线 CPU 的设计与调试

#### 2.1 Verilog 代码

#### 2.1.1 mips 模块代码

```
modu
le
mips
(clk
,rst
,PC)
;
input clk;
input rst;
```

```
output wire[29:0] PC;
    wire[29:0] NPC,PC plus 4,jalpc1,ex jalpc;
    wire[31:0] if_ins;
    wire[29:0] branch predict, predict pc;
    wire zbgez,zbgtz,zbeq,zbne;
    wire branchbubble;
    wire flush,pc_sel;
    wire[1:0] branchforwardA, branchforwardB, jalforward;
    wire[31:0] id_ins;
    wire[29:0] id PC plus 4,id cp0 pcout,id cp0 pcoutmux;
    wire[31:0]
id_busA,id_busA_mux2,id_busB,id_busB_mux2,mem_forward,wr_forward,id_Highout,id_Lowout,id_
HL,id_Highoutmux4,id_Lowoutmux4,id_HL_mux4,id_cp0_dout,id_cp0_doutmux;
    wire[4:0] id_ra,id_rb,id_rw,id_cs;
    wire[31:0] id imm32;
    wire[15:0] id imm16;
    wire[4:0] id shamt;
    wire[5:0] id_func;
    wire[25:0] id_target,ex_target;
    wire[2:0] id_cp0op,id_sel;
    wire
id_regWr,id_multWr,id_hlsel,id_Extop,id_alusrc,id_branch_beq,id_branch_bne,id_bltz,id_ble
z,id bgez,id bgtz,id jalr,id jal,id jump,id memWr,id checkover,id Highin,id Lowin;
    wire[1:0] id_memtoreg,id_regDst;
    wire[4:0] id aluop;
    wire[5:0] id op;
    //ex
    wire ex_zero,ex_overflow;
    wire[31:0] ex_result,ex_busA,ex_busB,ex_HL,ex_busA_mux2,ex_busB_mux2,ex_cp0_dout;
    wire[4:0] ex ra,ex rb,ex rw,ex rw mux2,ex shamt,ex cs;
    wire[63:0] ex_mult;
    wire
ex_regWr,ex_multWr,ex_alusrc,ex_memwr,ex_checkover,ex_Highin,ex_Lowin,ex_branch_beq,ex_br
anch_bne,ex_bltz,ex_blez,ex_bgez,ex_bgtz,ex_jalr,ex_jal,ex_jump;
    wire[1:0] ex memtoreg,ex regDst;
    wire[4:0] ex_aluop;
    wire[5:0] ex_op;
    wire[2:0] ex_cp0op,ex_sel;
```

```
wire[31:0] ex imm32,ex alu busB;
    //mem
    wire[31:0] mem Dataout,mem HL,mem busA mux2,mem cp0 dout,mem busB mux2;
    wire[31:0] mem_result;
    wire[63:0] mem mult;
    wire[4:0] mem_rw, mem_cs;
    wire[2:0] mem_sel,mem_cp0op;
    wire mem_regWr,mem_multWr,mem_memWr,mem_zero,mem_Highin,mem_Lowin;
    wire[1:0] mem memtoreg;
    wire[5:0] mem_op;
    //wr
    wire[31:0] wr_Dataout;
    wire[31:0] wr_result,wr_HL,wr_busA_mux2,wr_busB_mux2,wr_cp0_dout;
    wire[63:0] wr_mult;
    wire[4:0] wr_rw,wr_cs;
    wire[5:0] wr op;
    wire[2:0] wr_cp0op,wr_sel;
    wire wr_regWr,wr_multWr,wr_Highin,wr_Lowin;
    wire[1:0] wr_memtoreg;
    //foward
    wire[1:0] multforward,cp0forward;
    pc get pc(clk,pc sel,NPC,predict pc,rst,PC,branchbubble);
    npc
get npc(clk,rst,flush,branchbubble,PC,id PC plus 4,branch predict,ex target,id imm16,ex i
mm32[15:0],ex_jalpc,id_cp0op,id_cp0_pcoutmux,id_branch_beq,id_branch_bne,id_bgez,id_bgtz,
id_blez,id_bltz,ex_branch_beq,ex_branch_bne,ex_bgez,ex_bgtz,ex_blez,ex_bltz,zbgez,zbgtz,z
beq,zbne,ex_jalr,ex_jal,ex_jump,NPC,predict_pc,branch_predict,pc_sel,flush);
    assign PC plus 4 = PC+1;
    im 4k get im(PC[9:0], if ins);
    IFIDReg ifidreg(clk,flush,PC_plus_4,if_ins,branchbubble,id_PC_plus_4,id_ins);
    decoder
decoder(id_ins,id_op,id_ra,id_rb,id_rw,id_shamt,id_func,id_cs,id_sel,id_imm16,id_target);
    Control
ctr(id_op,id_rb,id_ra,id_func,id_regWr,id_multWr,id_Lowin,id_Highin,id_hlsel,id_regDst,id
_Extop,id_alusrc,id_aluop,id_memWr,id_memtoreg,id_checkover,id_jump,id_branch_beq,id_bran
```

```
ch bne,id bgez,id bgtz,id blez,id bltz,id jalr,id jal,id cp0op);
          regfile
 rf(clk,id\_ra,id\_rb,wr\_rw,wr\_op,wr\_cp0op,wr\_cp0\_dout,wr\_result[11:0],wr\_regWr,wr\_multWr,wr\_result[11:0],wr\_regWr,wr\_multWr,wr\_result[11:0],wr\_regWr,wr\_multWr,wr\_result[11:0],wr\_regWr,wr\_multWr,wr\_result[11:0],wr\_result[11:0],wr\_result[11:0],wr\_result[11:0],wr\_result[11:0],wr\_result[11:0],wr\_result[11:0],wr\_result[11:0],wr\_result[11:0],wr\_result[11:0],wr\_result[11:0],wr\_result[11:0],wr\_result[11:0],wr\_result[11:0],wr\_result[11:0],wr\_result[11:0],wr\_result[11:0],wr\_result[11:0],wr\_result[11:0],wr\_result[11:0],wr\_result[11:0],wr\_result[11:0],wr\_result[11:0],wr\_result[11:0],wr\_result[11:0],wr\_result[11:0],wr\_result[11:0],wr\_result[11:0],wr\_result[11:0],wr\_result[11:0],wr\_result[11:0],wr\_result[11:0],wr\_result[11:0],wr\_result[11:0],wr\_result[11:0],wr\_result[11:0],wr\_result[11:0],wr\_result[11:0],wr\_result[11:0],wr\_result[11:0],wr\_result[11:0],wr\_result[11:0],wr\_result[11:0],wr\_result[11:0],wr\_result[11:0],wr\_result[11:0],wr\_result[11:0],wr\_result[11:0],wr\_result[11:0],wr\_result[11:0],wr\_result[11:0],wr\_result[11:0],wr\_result[11:0],wr\_result[11:0],wr\_result[11:0],wr\_result[11:0],wr\_result[11:0],wr\_result[11:0],wr\_result[11:0],wr\_result[11:0],wr\_result[11:0],wr\_result[11:0],wr\_result[11:0],wr\_result[11:0],wr\_result[11:0],wr\_result[11:0],wr\_result[11:0],wr\_result[11:0],wr\_result[11:0],wr\_result[11:0],wr\_result[11:0],wr\_result[11:0],wr\_result[11:0],wr\_result[11:0],wr\_result[11:0],wr\_result[11:0],wr\_result[11:0],wr\_result[11:0],wr\_result[11:0],wr\_result[11:0],wr\_result[11:0],wr\_result[11:0],wr\_result[11:0],wr\_result[11:0],wr\_result[11:0],wr\_result[11:0],wr\_result[11:0],wr\_result[11:0],wr\_result[11:0],wr\_result[11:0],wr\_result[11:0],wr\_result[11:0],wr\_result[11:0],wr\_result[11:0],wr\_result[11:0],wr\_result[11:0],wr\_result[11:0],wr\_result[11:0],wr\_result[11:0],wr\_result[11:0],wr\_result[11:0],wr\_result[11:0],wr\_result[11:0],wr\_result[11:0],wr\_result[11:0],wr\_result[11:0],wr\_result[11:0],wr\_result[11:0],wr\_result[11:0],wr\_result[11:0],wr\_result[11:0],wr\_result[11:0],wr\_result[11:0],wr\_result[11:0],wr\_result[11:0],wr\_result[1
_Lowin,wr_Highin,wr_busA_mux2,wr_forward,wr_mult,id_busA,id_busB,id_Highout,id_Lowout,jal
pc1);
          SignExt SignExt(id_imm16,id_Extop,id_imm32);
         mux3 mux rw(ex rb,ex rw,32'd31,ex regDst,ex rw mux2);
          branchforward
branchforward(id_ra,id_rb,ex_cp0op,ex_rw_mux2,ex_regWr,mem_cp0op,mem_rw,mem_regWr,wr_cp0o
p,wr_rw,wr_regWr,branchforwardA,branchforwardB);
         wire[31:0] ex forward;
          mux4 mux exforward(ex result,32'd0,ex HL,ex cp0 dout,ex memtoreg,ex forward);
mux_memforward(mem_result,mem_Dataout,mem_HL,mem_cp0_dout,mem_memtoreg,mem_forward);
          mux4 mux_wrforward(wr_result,wr_Dataout,wr_HL,wr_cp0_dout,wr_memtoreg,wr_forward);
          mux4
mux_judgeA(id_busA,ex_forward,mem_forward,wr_forward,branchforwardA,id_busA_mux2);
          mux4
mux_judgeB(id_busB,ex_forward,mem_forward,wr_forward,branchforwardB,id_busB_mux2);
          branchjudge
branchjudge(ex_busA_mux2,ex_busB_mux2,ex_bgez,ex_bgtz,ex_blez,ex_bltz,ex_branch_beq,ex_br
anch_bne,zbgez,zbgtz,zbeq,zbne);
          branchbubble branchbubble1(id_ra,id_rb,ex_regWr,ex_rw_mux2,ex_memtoreg,branchbubble);
          id ex
idexreg(clk,branchbubble,id_PC_plus_4,id_busA,id_busA_mux2,id_busB,id_busB_mux2,id_HL_mux
4,id ra,id rb,id rw,id imm32,id regWr,id multWr,id regDst,id alusrc,id memWr,id memtoreg,
id_checkover,id_aluop,id_shamt,id_op,id_Lowin,id_Highin,id_cp0op,id_cs,id_sel,id_cp0_dout
mux,id_cp0_pcoutmux,id_branch_beq,id_branch_bne,id_bltz,id_blez,id_bgez,id_bgtz,id_jalr,i
d_jal,id_jump,id_target,
          ex_busA,ex_busA_mux2,ex_busB,ex_busB_mux2,ex_HL,ex_ra,ex_rb,ex_rw,ex_imm32,ex_regWr,e
```

```
x multWr,ex regDst,ex alusrc,ex memwr,ex memtoreg,ex checkover,ex aluop,ex shamt,ex op,ex
_Lowin,ex_Highin,ex_cp0op,ex_cs,ex_sel,ex_cp0_dout,ex_cp0_pcout,ex_branch_beq,ex_branch_b
ne,ex_bltz,ex_blez,ex_bgez,ex_bgtz,ex_jalr,ex_jal,ex_jump,ex_jalpc,ex_target);
    mux memtoreg mux alusrc to busB(ex busB mux2,ex imm32,ex alusrc,ex alu busB);
    alu
alu(ex_checkover,id_PC_plus_4,ex_aluop,ex_shamt,ex_busA_mux2,ex_alu_busB,ex_zero,ex_overf
low,ex_result,ex_mult);
    ex_mem
exmemreg(clk,ex zero,ex HL,ex result,ex mult,ex busA mux2,ex busB mux2,ex rw mux2,ex regW
r,ex_multWr,ex_memwr,ex_memtoreg,ex_op,ex_Lowin,ex_Highin,ex_cp0op,ex_cs,ex_sel,ex_cp0_do
ut,mem_zero,mem_HL,mem_result,mem_mult,mem_busA_mux2,mem_busB_mux2,mem_rw,mem_regWr,mem_m
ultWr,mem_memWr,mem_memtoreg,mem_op,mem_Lowin,mem_Highin,mem_cp0op,mem_cs,mem_sel,mem_cp0
_dout);
    dm_4k dm_4k(clk,mem_op,mem_memWr,mem_result[11:0],mem_busB_mux2,mem_Dataout);
    mem_wr
mem_wr(clk,mem_Dataout,mem_HL,mem_result,mem_mult,mem_busA_mux2,mem_busB_mux2,mem_rw,mem_
regWr,mem_multWr,mem_memtoreg,mem_op,mem_Lowin,mem_Highin,mem_cp0op,mem_cs,mem_sel,mem_cp
O_dout,wr_Dataout,wr_HL,wr_result,wr_mult,wr_busA_mux2,wr_busB_mux2,wr_rw,wr_regWr,wr_mul
tWr,wr_memtoreg,wr_op,wr_Lowin,wr_Highin,wr_cp0op,wr_cs,wr_sel,wr_cp0_dout);
    mux memtoreg muxHL(id Lowoutmux4,id Highoutmux4,id hlsel,id HL);
    multforward
multforward1(id_multWr,ex_multWr,ex_Highin,ex_Lowin,mem_multWr,mem_Highin,mem_Lowin,wr_mu
ltWr,multforward);
    muxHL muxHL1(id_HL,ex_mult,mem_mult,wr_mult,multforward,id_hlsel,id_HL_mux4);
    cp0forwardUnit
cp0forwardd(id_cp0op,id_cs,id_sel,ex_cs,ex_sel,ex_cp0op,mem_cs,mem_sel,mem_cp0op,wr_cs,wr
_sel,wr_cp0op,cp0forward);
    CPA
cp0(clk,id_cs,id_sel,wr_cs,wr_sel,wr_busB_mux2,id_PC_plus_4-1,id_cp0_dout,id_cp0_pcout,wr
_cp0op,id_cp0op);
```

mux\_cp0dout(id\_cp0\_dout,ex\_busB\_mux2,mem\_busB\_mux2,wr\_busB\_mux2,cp0forward,id\_cp0\_doutmux

```
mux4pc
mux_cp0(id_cp0_pcout,ex_busB_mux2[31:2],mem_busB_mux2[31:2],wr_busB_mux2[31:2],cp0forward
,id_cp0_pcoutmux);
    wire[1:0]forwardHigh,forwardLow;
    HLforward
HLforward1(ex_Highin,ex_Lowin,mem_Highin,mem_Lowin,wr_Highin,wr_Lowin,forwardHigh,forward
Low);
    mux4
muxHighout(id_Highout,ex_busA_mux2,mem_busA_mux2,wr_busA_mux2,forwardHigh,id_Highoutmux4);
    mux4
muxLowout(id_Lowout,ex_busA_mux2,mem_busA_mux2,wr_busA_mux2,forwardLow,id_Lowoutmux4);
endmodule
```

#### 2.1.2 PC 模块代码

```
module pc(
                  clk,
                  pc_sel,
                  adin,
                  predict pc,
                  rst,
                  adout,
                  BranchBubble
             );
             input wire clk,rst,BranchBubble,pc_sel;
             input wire[29:0] adin,predict_pc;
             output reg[29:0] adout;
             wire[31:0] temp = 32'h00003034;
             initial begin
                  adout=temp[31:2];
             end
             always@(posedge clk)
             begin
                  if(!BranchBubble)
                  begin
                      if(rst == 1)
```

#### 2.1.3 NPC 模块代码

```
modu
1e
npc(
            clk,
            rst,
            flushbefore,
            Brunchbubble,
            cur_pc,
            pre_pc,
            branch_predict2,
            target,
            id_immediate,
            immediate,
            jal_pc,
            ср0ор,
            cp0_pcout,
            id_branch_beq,id_branch_bne,id_bgez,id_bgtz,id_blez,id_bltz,
            branch_beq,
            branch_bne,
            bgez,
            bgtz,
            blez,
            bltz,
            zbgez,
            zbgtz,
            zbeq,
            zbne,
            jalr,
            jal,
            jump,
            next_pc,
            predict_pc,
            branch_predict,
            pc_sel,
```

```
flush
);
input wire clk,rst,Brunchbubble,flushbefore;
input wire[15:0] immediate,id_immediate;
input wire[2:0] cp0op;
input wire jump; //zero-alu??????
input wire
branch_beq,branch_bne,bgez,bgtz,blez,bltz,jalr,jal,zbgez,zbgtz,zbeq,zbne,id_branch_beq,id_
branch_bne,id_bgez,id_bgtz,id_blez,id_bltz;
input wire[25:0] target;
input wire[29:0] cur_pc,pre_pc;
input wire[29:0] jal pc,cp0 pcout;
output reg[29:0] next_pc,predict_pc;
output reg flush,pc_sel;
wire[31:0] temp = 32'h00003034;
input wire[29:0] branch_predict2;
output reg [29:0] branch predict;
wire [29:0] new_immediate;
reg [29:0] jump next;
reg [61:0] BHT[16:0];
reg flag;
integer i,t;
initial begin
    next_pc <= temp[31:2];</pre>
    flush <= 0;
    for(i=0;i<=15;i=i+1)</pre>
        BHT[i] = 0;
end
always@(id_branch_bne or id_branch_beq or id_bgez or id_bgtz or id_blez or id_bltz) begin
    for(i=0;i<=15;i=i+1) begin</pre>
        if(BHT[i][61]==1&&BHT[i][60:31]==cur pc-1&&BHT[i][30]==1) begin
             flag = 1;
             predict_pc = BHT[i][29:0];
             branch_predict = predict_pc;
             pc_sel = 0;
        end
        else if(BHT[i][61]==1&&BHT[i][60:31]==cur_pc-1&&BHT[i][30]==0) begin
             flag = 1;
             predict_pc = BHT[i][29:0];
             branch_predict = predict_pc;
             pc_sel = 0;
```

```
end
        else if(BHT[i][61]==0) begin
             flag = 0;
             t = i;
             pc sel = 0;
        end
    end
    if(flag == 0) begin
        if(id_branch_bne||id_branch_beq||id_bgez||id_bgtz||id_blez||id_bltz) begin
             predict_pc = cur_pc+1;
             branch_predict = predict_pc;
             BHT[t][61] = 1;
             BHT[t][60:31] = cur_pc-1;
             pc_sel = 0;
        end
        else begin
             pc_sel = 1;
        end
    end
end
always@(posedge clk or negedge clk) begin
    if(clk) begin
        if(Brunchbubble) begin
        if(flushbefore==1)
             flush = 1;
        end
        flush = 0;
    end
    if(!clk) begin
    if(!Brunchbubble) begin
    end
    if(rst == 1 && !clk)
        next_pc = temp[31:2];
    else if(jalr == 1 && !clk) begin//jalr
        next_pc = jal_pc;
        flush = 1;
    end
    else if(jal == 1 && !clk) begin//jal
        next_pc = {pre_pc[29:26],target[25:0]};
        flush = 1;
    end
    else if(branch_bne == 1 && !clk) begin//bne
```

```
BHT[t][29:0] = predict pc;
    next_pc = (zbne)?pre_pc-1+{{14{immediate[15]}}},immediate}:pre_pc;
    if(next pc != branch predict2) begin
        for(i=0;i<=15;i=i+1) begin</pre>
             if(BHT[i][61]==1&&BHT[i][60:31]==pre pc-2) begin
                 BHT[i][30] = !BHT[i][30];
                 BHT[i][29:0] = next_pc;
                 flush = 1;
             end
        end
    end
    else begin
        next_pc = next_pc+1;
        flush = 0;
    end
end
else if(branch beq == 1 && !clk) begin//beq
    BHT[t][29:0] = predict pc;
    next pc = (zbeq)?pre pc-1+{{14{immediate[15]}},immediate}:pre pc;
    if(next_pc != branch_predict2) begin
        for(i=0;i<=15;i=i+1) begin</pre>
             if(BHT[i][61]==1&&BHT[i][60:31]==pre_pc-2) begin
                 BHT[i][30] = !BHT[i][30];
                 BHT[i][29:0] = next_pc;
                 flush = 1;
             end
        end
    end
    else begin
        next_pc = next_pc+1;
        flush = 0;
    end
end
else if(bgez == 1 && !clk) begin//bgez
    BHT[t][29:0] = predict_pc;
    next_pc = (zbgez==1)?pre_pc-1+{{14{immediate[15]}}},immediate}:pre_pc;
    if(next_pc != branch_predict2) begin
        for(i=0;i<=15;i=i+1) begin</pre>
             if(BHT[i][61]==1&&BHT[i][60:31]==pre_pc-2) begin
                 BHT[i][30] = !BHT[i][30];
                 BHT[i][29:0] = next_pc;
                 flush = 1;
             end
```

```
end
    end
    else begin
        next_pc = next_pc+1;
        flush = 0;
    end
end
else if(bltz == 1 && !clk) begin//bltz
    BHT[t][29:0] = predict_pc;
    next_pc = (zbgez==0)?pre_pc-1+{{14{immediate[15]}}},immediate}:pre_pc;
    if(next_pc != branch_predict2) begin
        for(i=0;i<=15;i=i+1) begin</pre>
             if(BHT[i][61]==1&&BHT[i][60:31]==pre_pc-2) begin
                 BHT[i][30] = !BHT[i][30];
                 BHT[i][29:0] = next_pc;
                 flush = 1;
             end
        end
    end
    else begin
        next_pc = next_pc+1;
        flush = 0;
    end
end
else if(bgtz == 1 && !clk) begin//bgtz
    BHT[t][29:0] = predict pc;
    next_pc = (zbgtz==1)?pre_pc-1+{{14{immediate[15]}}},immediate}:pre_pc;
    if(next_pc != branch_predict2) begin
        for(i=0;i<=15;i=i+1) begin</pre>
             if(BHT[i][61]==1&&BHT[i][60:31]==pre_pc-2) begin
                 BHT[i][30] = !BHT[i][30];
                 BHT[i][29:0] = next_pc;
                 flush = 1;
             end
        end
    end
    else begin
        next_pc = next_pc+1;
        flush = 0;
    end
end
else if(blez == 1 && !clk) begin//blez
    BHT[t][29:0] = predict_pc;
```

next\_pc = (zbgtz==0)?pre\_pc-1+{{14{immediate[15]}}},immediate}:pre\_pc;

```
if(next_pc != branch_predict2) begin
                    for(i=0;i<=15;i=i+1) begin</pre>
                        if(BHT[i][61]==1&&BHT[i][60:31]==pre_pc-2) begin
                             BHT[i][30] = !BHT[i][30];
                            BHT[i][29:0] = next_pc;
                            flush = 1;
                        end
                    end
               end
               else begin
                    next_pc = next_pc+1;
                    flush = 0;
               end
           end
           else if(jump == 1 && !clk) begin//jump
               next pc = {pre pc[29:26],target[25:0]};
               flush = 1;
           end
           else if(cp0op == 3'b011 && !clk) begin//syscall
               next_pc = 30'd0;
               flush = 1;
           end
           else if(cp0op == 3'b100 && !clk) begin//eret
               next_pc = cp0_pcout;
               flush = 1;
           end
           else if(!id_bgtz&&!id_bgez&&!id_blez&&!id_bltz&&!id_branch_beq&&!id_branch_bne) begin
               next_pc = cur_pc+1;
           end
           end
       end
endmodule
2.1.4 im_4k 模块代码
module im_4k(
                    addr,
                    dout
                );
                input wire[11:2] addr;
                output wire[31:0] dout;
```

```
assign dout = im[addr];
                endmodule
2.1.5 decoder 模块代码
module decoder(
                      ir,
                      op,
                      rs,
                      rt,
                      rd,
                      shamt,
                      func,
                      cs,
                      sel,
                      immediate,
                      target
                  );
                  input wire[31:0] ir;
                  output reg[5:0] op;
                  output reg[4:0] rs;
                  output reg[4:0] rt;
                  output reg[4:0] rd;
                  output reg[4:0] cs;
                  output reg[2:0] sel;
                  output reg[4:0] shamt;
                  output reg[5:0] func;
                  output reg[15:0] immediate;
                  output reg[25:0] target;
                  initial begin
```

op = 6'b000000; rs = 5'b00000; rt = 5'b00000;

reg [31:0] im [1023:0];

\$readmemh("code.txt",im);

initial begin

end

```
rd = 5'b000000;
    cs = 5'b000000;
    sel = 3'b000;
end
always@(*)
begin
    op = ir[31:26];
    rs = ir[25:21];
    rt = ir[20:16];
    rd = ir[15:11];
    shamt = ir[10:6];
    func = ir[5:0];
    immediate = ir[15:0];
    target = ir[25:0];
    cs = ir[15:11];
    sel = ir[2:0];
end
```

#### endmodule

#### 2.1.6 alu 模块代码

```
module alu(
                   checkover,
                   рc,
                   aluop,
                   shamt,
                   DataA,
                   DataB,
                   zero,
                   overflow,
                   result,
                   mult,
              );
              input wire[4:0] aluop;
              input wire[4:0] shamt;
              input wire[31:0] DataA;
              input wire[31:0] DataB;
              input wire[29:0] pc;
              input wire checkover;
              output reg zero,overflow;
```

```
output reg[31:0] result;
output reg[63:0] mult;
reg Cout;
always@(aluop or DataA or DataB) begin
    case(aluop)
        5'b00000: begin //add
        result = DataA + DataB;
        Cout = DataA[31]&DataB[31];
        zero = (result == 0)?1:0;
        overflow = checkover&(Cout^result[31]);
        5'b00001: begin //sub
        result = DataA - DataB;
        Cout = DataA[31]&DataB[31];
        zero = (result == 0)?1:0;
        overflow = checkover&(Cout^result[31]);
        end
        5'b00010: begin //slt
        result = (DataA < DataB)?1:0;</pre>
        zero = (result == 0)?1:0;
        end
        5'b00011: begin //and
        result = DataA & DataB;
        zero = (result == 0)?1:0;
        5'b00100: begin //nor
        result = ~(DataA | DataB);
        zero = (result == 0)?1:0;
        5'b00101: begin //or
        result = DataA | DataB;
        zero = (result == 0)?1:0;
        end
        5'b00110: begin //xor
        result = DataA ^ DataB;
        zero = (result == 0)?1:0;
        end
        5'b00111: begin //sll
        result = DataB << shamt;</pre>
        zero = (result == 0)?1:0;
        end
        5'b01000: begin //srl
```

```
result = DataB >> shamt;
        zero = (result == 0)?1:0;
        5'b01001: begin //sltu
        result = (DataA < DataB)?1:0;</pre>
        zero = (result == 0)?1:0;
        end
        5'b01010: begin //jalr
        result = \{pc, \{2'b00\}\};
        zero = (result == 0)?1:0;
        end
        5'b01011: begin //jr
        5'b01100: begin //sllv
        result = DataB << DataA;</pre>
        zero = (result == 0)?1:0;
        end
        5'b01101: begin //sra
        result = ($signed(DataB)) >>> shamt;
        zero = (result == 0)?1:0;
        end
        5'b01110: begin //srav
        result = ($signed(DataB)) >>> DataA;
        zero = (result == 0)?1:0;
        end
        5'b01111: begin //srlv
        result = DataB >> DataA;
        zero = (result == 0)?1:0;
        end
        5'b10000: begin //lui
        result = DataB * 65536;
        zero = (result == 0)?1:0;
        end
        5'b10001: begin //mult
        mult = ($signed(DataA)) * ($signed(DataB));
        zero = (mult == 0)?1:0;
        end
    endcase
endmodule
```

#### 2.1.7 dm\_4k 模块代码

end

```
module dm_4k(
                    clk,
                    op,
                    WrEn,
                    Addr,
                    DataIn,
                    DataOut
                );
                input wire clk,WrEn;
                input wire[11:0] Addr;
                input wire[5:0] op;
                input wire[31:0] DataIn;
                output reg[31:0] DataOut;
                reg[31:0] dm[1023:0];
                integer i;
                initial begin
                    for(i=0;i<1024;i=i+1)</pre>
                         dm[i]=0;
                end
                always@(*) begin
                    if(op == 6'b100000) begin
                         if(Addr[1:0] == 2'b00) begin
                             DataOut = {{24{dm[Addr[11:2]][7]}},dm[Addr[11:2]][7:0]};
                         end
                         else if(Addr[1:0] == 2'b01) begin
                             DataOut = {{24{dm[Addr[11:2]][15]}},dm[Addr[11:2]][15:8]};
                         end
                         else if(Addr[1:0] == 2'b10) begin
                             DataOut = {{24{dm[Addr[11:2]][23]}}},dm[Addr[11:2]][23:16]};
                         end
                         else if(Addr[1:0] == 2'b11) begin
                             DataOut = {{24{dm[Addr[11:2]][31]}},dm[Addr[11:2]][31:24]};
                         end
                    end
                    else if(op == 6'b100100) begin
                         if(Addr[1:0] == 2'b00) begin
                             DataOut = {{24'b0},dm[Addr[11:2]][7:0]};
                         end
                         else if(Addr[1:0] == 2'b01) begin
                             DataOut = {{24'b0},dm[Addr[11:2]][15:8]};
                         end
```

```
else if(Addr[1:0] == 2'b10) begin
             DataOut = {{24'b0},dm[Addr[11:2]][23:16]};
        end
        else if(Addr[1:0] == 2'b11) begin
             DataOut = {{24'b0},dm[Addr[11:2]][31:24]};
        end
    end
    else begin
        DataOut = dm[Addr[11:2]];
    end
end
always@(negedge clk) begin
    if(WrEn)
        begin
        if(op == 6'b101000)
        begin
        if(Addr[1:0] == 2'b00) begin
             dm[Addr[11:2]][7:0] = DataIn[7:0];
             $display("%h->dm[%h][7:0]",DataIn[7:0],Addr[11:0]);
        end
        else if(Addr[1:0] == 2'b01) begin
             dm[Addr[11:2]][15:8] = DataIn[7:0];
             $display("%h->dm[%h][15:8]",DataIn[7:0],Addr[11:0]);
        end
        else if(Addr[1:0] == 2'b10) begin
             dm[Addr[11:2]][23:16] = DataIn[7:0];
             $display("%h->dm[%h][23:16]",DataIn[7:0],Addr[11:0]);
        end
        else if(Addr[1:0] == 2'b11)
             dm[Addr[11:2]][31:24] = DataIn[7:0];
             $display("%h->dm[%h][31:24]",DataIn[7:0],Addr[11:0]);
        end
        else
        begin
             dm[Addr[11:2]] = DataIn;
             $display("%h->dm[%h]",DataIn,Addr[11:0]);
        end
        end
end
endmodule
```

#### 2.1.8 SignExt 模块代码

```
`timescale 1ns / 1ps
                       module SignExt(
                            immediate,
                            ExtSel,
                            Extimmediate
                       );
                       input wire[15:0] immediate;
                       input ExtSel;
                       output [31:0] Extimmediate;
                       always@(Extimmediate)
                       begin
                       end
                       assign Extimmediate[15:0] = immediate;
                       assign Extimmediate[31:16] = ExtSel ? (immediate[15] ? 16'hffff : 16'h0000) :
                       16'h0000;
                       endmodule
```

#### 2.1.9 mux 模块代码

```
module mux3(result,C1,C2,s,y);
    input wire[31:0] result,C1,C2;
    input wire[1:0] s;
    output wire[31:0] y;
    assign
y=(s==2'b00)?result:(s==2'b01)?C1:C2;
endmodule
module mux4(C1,C2,C3,C4,s,y);
    input wire[31:0] C1,C2,C3,C4;
    input wire[1:0] s;
    output wire[31:0] y;
    assign
y=(s==2'b00)?C1:(s==2'b01)?C2:(s==2'b10)?C3:C4;
endmodule
module mux4pc(C1,C2,C3,C4,s,y);
    input wire[29:0] C1,C2,C3,C4;
    input wire[1:0] s;
    output wire[29:0] y;
    assign
y=(s==2'b00)?C1:(s==2'b01)?C2:(s==2'b10)?C3:C4;
endmodule
module muxHL(C1,C2,C3,C4,s,hlsel,y);
    input wire[31:0] C1;
    input wire[63:0] C2,C3,C4;
    input wire[1:0] s;
    input wire hlsel;
    output reg[31:0] y;
    always@(*) begin
    if(s==0)
        y=C1;
    else if(s==2'b01&&hlsel==0)
        y=C2[31:0];
    else if(s==2'b01&&hlsel==1)
        y=C2[63:32];
    else if(s==2'b10&&hlsel==0)
```

```
y=C3[31:0];
    else if(s==2'b10&&hlsel==1)
        y=C3[63:32];
    else if(s==2'b11&&hlsel==0)
        y=C4[31:0];
    else if(s==2'b11&&hlsel==1)
        y=C4[63:32];
    end
endmodule
```

#### 2.1.10 regfile 模块代码

```
module regfile(
                       clk,
                       rs,
                       rt,
                       rw,
                       op,
                       cp0op,
                       cp0_dout,
                       addr,
                       regWe,
                       multWe,
                       Lowin,
                       Highin,
                       Wr_busA_mux2
                       busW,
                       busmult,
                       busA,
                       busB,
                       Highout,
                       Lowout,
                       jalpc
                  );
                  input wire clk,regWe,multWe,Highin,Lowin;
                  input wire[2:0] cp0op;
                  input wire[4:0] rs,rt,rw;
                  input wire[5:0] op;
                  input wire[11:0] addr;
                  input wire[31:0] busW,cp0_dout,wr_busA_mux2;
                  input wire[63:0] busmult;
                  output reg[31:0] busA,busB,Highout,Lowout;
```

```
output reg[29:0] jalpc;
reg [31:0]registers[31:0];
reg [31:0]High;
reg [31:0]Low;
integer i;
initial begin
    for(i=0;i<32;i=i+1)</pre>
        registers[i]=0;
    High=0;
    Low=0;
end
always@(*) begin
    busA = registers[rs];
    busB = registers[rt];
    jalpc = registers[rs][31:2];
    Highout = High[31:0];
    Lowout = Low[31:0];
end
always@(negedge clk) begin
    if(regWe)
    begin
        registers[rw] = busW;
        $display("%h->reg[%d]",busW,rw);
    end
    if(multWe)
    begin
        High = busmult[63:32];
        Low = busmult[31:0];
        $display("%h->Hign",busmult[63:32]);
        $display("%h->Low",{{24'b0},busmult[31:0]});
    end
    if(Highin)
    begin
        High = wr_busA_mux2;
        $display("%h->Hign",wr_busA_mux2);
    if(Lowin)
    begin
        Low = wr_busA_mux2;
        $display("%h->Low",wr_busA_mux2);
```

```
end
if(cp0op == 3'b001)
begin
    registers[rw] = cp0_dout;
    $display("%h->reg[%d]",cp0_dout,rw);
end
end
end
```

#### 2.1.11 control 模块代码

```
`timesc
ale 1ns
/ 1ps
           module Control(
               op,
               rt,
               rs,
               func,
               regWr,
               multWr,
               Lowin,
               Highin,
               hlsel,
               regDst,
               Extop,
               alusrc,
               aluop,
               memWr,
               memtoreg,
               checkover,
               jump,
               branch_beq,
               branch_bne,
               bgez,
               bgtz,
               blez,
               bltz,
               jalr,
               jal,
               cp0op,
```

);

```
input wire[5:0] op;
input wire[4:0] rs,rt;
input wire[5:0] func;
output reg
regWr,Extop,alusrc,memWr,checkover,jump,branch_beq,branch_bne,bgez,bgtz,blez,bltz,jalr
,jal,multWr,hlsel,Lowin,Highin;
output reg[1:0] memtoreg,regDst;
output reg[2:0] cp0op;
output reg[4:0] aluop;
initial begin
    regWr = 0;
    regDst = 0;
    Extop = 0;
    alusrc = 0;
    memWr = 0;
    memtoreg = 0;
    jump = 0;
    branch_beq = 0;
    branch_bne = 0;
    bgez = 0;
    bgtz = 0;
    blez = 0;
    bltz = 0;
    jalr = 0;
    jal = 0;
    hlsel = 0;
    multWr = 0;
    Lowin = 0;
    Highin = 0;
    cp0op = 3'd0;
end
always@(*)
begin
    case(op)
        6'b001001: begin //addi
             Extop = 1;
             regDst = 0;
             regWr = 1;
             multWr = 0;
             hlsel = 0;
```

```
alusrc = 1;
    memtoreg = 0;
    checkover = 1;
    memWr = 0;
    jump = 0;
    branch_beq = 0;
    branch_bne = 0;
    bgez = 0;
    bgtz = 0;
    blez = 0;
    bltz = 0;
    jalr = 0;
    jal = 0;
    Lowin = 0;
    Highin = 0;
    cp0op = 3'b000;
    aluop = 5'b00000;// addu
    end
6'b100011: begin //load word
    Extop = 1;
    regDst = 0;
    regWr = 1;
    multWr = 0;
    hlsel = 0;
    alusrc = 1;
    memtoreg = 1;
    checkover = 0;
    memWr = 0;
    jump = 0;
    branch_beq = 0;
    branch_bne = 0;
    bgez = 0;
    bgtz = 0;
    blez = 0;
    bltz = 0;
    jalr = 0;
    jal = 0;
    Lowin = 0;
    Highin = 0;
    cp0op = 3'b000;
    aluop = 5'b00000; //addu
6'b101011: begin //store word
```

```
Extop = 1;
    regDst = 0; //have nothing to do with
    regWr = 0;
    multWr = 0;
    hlsel = 0;
    alusrc = 1;
    memtoreg = 1; //have nothing to do with
    memWr = 1;
    checkover = 0;
    jump = 0;
    branch_beq = 0;
    branch bne = 0;
    bgez = 0;
    bgtz = 0;
    blez = 0;
    bltz = 0;
    jalr = 0;
    jal = 0;
    Lowin = 0;
    Highin = 0;
    cp0op = 3'b000;
    aluop = 5'b00000; //addu
    end
6'b000100: begin //beq
    Extop = 1; //have nothing to do with
    regDst = 0; //have nothing to do with
    regWr = 0;
    multWr = 0;
    hlsel = 0;
    alusrc = 0;
    memtoreg = 0; //have nothing to do with
    memWr = 0;
    checkover = 0;
    jump = 0;
    branch_beq = 1;
    branch_bne = 0;
    bgez = 0;
    bgtz = 0;
    blez = 0;
    bltz = 0;
    jalr = 0;
    jal = 0;
    Lowin = 0;
```

```
Highin = 0;
    cp0op = 3'b000;
    aluop = 5'b00001; //subu
    end
6'b000101: begin //bne
    Extop = 1; //have nothing to do with
    regDst = 0; //have nothing to do with
    regWr = 0;
    multWr = 0;
    hlsel = 0;
    alusrc = 0;
    memtoreg = 0; //have nothing to do with
    memWr = 0;
    checkover = 0;
    jump = 0;
    branch_beq = 0;
    branch bne = 1;
    bgez = 0;
    bgtz = 0;
    blez = 0;
    bltz = 0;
    jalr = 0;
    jal = 0;
    Lowin = 0;
    Highin = 0;
    cp0op = 3'b000;
    aluop = 5'b00001; //subu
    end
6'b000010: begin //jump
    Extop = 1; //have nothing to do with
    regDst = 0; //have nothing to do with
    regWr = 0;
    multWr = 0;
    hlsel = 0;
    alusrc = 0; //have nothing to do with
    memtoreg = 0; //have nothing to do with
    memWr = 0;
    checkover = 0;
    jump = 1;
    branch_beq = 0;
    branch_bne = 0;
    bgez = 0;
    bgtz = 0;
```

```
blez = 0;
    bltz = 0;
    jalr = 0;
    jal = 0;
    Lowin = 0;
    Highin = 0;
    cp0op = 3'b000;
    aluop = 5'b00001; //have nothing to do with
    end
6'b000011: begin //jal
    Extop = 1; //have nothing to do with
    regDst = 3; //have nothing to do with
    regWr = 1;
    multWr = 0;
    hlsel = 0;
    alusrc = 0; //have nothing to do with
    memtoreg = 0;
    memWr = 0;
    checkover = 0;
    jump = 1;
    branch_beq = 0;
    branch_bne = 0;
    bgez = 0;
    bgtz = 0;
    blez = 0;
    bltz = 0;
    jalr = 0;
    jal = 1;
    Lowin = 0;
    Highin = ∅;
    cp0op = 3'b000;
    aluop = 5'b01010; //jalr
    end
6'b001111: begin //lui
    Extop = 0;
    regDst = 0;
    regWr = 1;
    multWr = 0;
    hlsel = 0;
    alusrc = 1;
    memtoreg = 0;
    memWr = 0;
    checkover = 0;
```

```
jump = 0;
    branch_beq = 0;
    branch_bne = 0;
    bgez = 0;
    bgtz = 0;
    blez = 0;
    bltz = 0;
    jalr = 0;
    jal = 0;
    Lowin = 0;
    Highin = 0;
    cp0op = 3'b000;
    aluop = 5'b10000; //lui
    end
6'b001010: begin //slti
    Extop = 1;
    regDst = 0;
    regWr = 1;
    multWr = 0;
    hlsel = 0;
    alusrc = 1;
    memtoreg = 0;
    memWr = 0;
    checkover = 0;
    jump = 0;
    branch_beq = 0;
    branch_bne = 0;
    bgez = 0;
    bgtz = 0;
    blez = 0;
    bltz = 0;
    jalr = 0;
    jal = 0;
    Lowin = 0;
    Highin = 0;
    cp0op = 3'b000;
    aluop = 5'b00010; //slti
    end
6'b001011: begin //sltiu
    Extop = 1;
    regDst = 0;
    regWr = 1;
    multWr = 0;
```

```
hlsel = 0;
    alusrc = 1;
    memtoreg = 0;
    memWr = 0;
    checkover = 0;
    jump = 0;
    branch_beq = 0;
    branch_bne = 0;
    bgez = 0;
    bgtz = 0;
    blez = 0;
    bltz = 0;
    jalr = 0;
    jal = 0;
    Lowin = 0;
    Highin = 0;
    cp0op = 3'b000;
    aluop = 5'b01001; //sltiu
6'b000001: begin //bgez bltz
    if(rt == 1) begin
    Extop = 0; //have nothing to do with
    regDst = 0; //have nothing to do with
    regWr = 0;
    multWr = 0;
    hlsel = 0;
    alusrc = 0;
    memtoreg = 0; //have nothing to do with
    memWr = 0;
    checkover = 0;
    jump = 0;
    branch_beq = 0;
    branch bne = 0;
    bgez = 1;
    bgtz = 0;
    blez = 0;
    bltz = 0;
    jalr = 0;
    jal = 0;
    Lowin = 0;
    Highin = 0;
    cp0op = 3'b000;
    aluop = 5'b00000; //have nothing to do with
```

```
end
    else begin
    Extop = 0; //have nothing to do with
    regDst = 0; //have nothing to do with
    regWr = 0;
    multWr = 0;
    hlsel = 0;
    alusrc = 0;
    memtoreg = 0; //have nothing to do with
    memWr = 0;
    checkover = 0;
    jump = 0;
    branch_beq = 0;
    branch_bne = 0;
    bgez = 0;
    bgtz = 0;
    blez = 0;
    bltz = 1;
    jalr = 0;
    jal = 0;
    Highin = 0;
    cp0op = 3'b000;
    end
    end
6'b000111: begin //bgtz
    Extop = 0; //have nothing to do with
    regDst = 0; //have nothing to do with
    regWr = 0;
    multWr = 0;
    hlsel = 0;
    alusrc = 0;
    memtoreg = 0; //have nothing to do with
    memWr = 0;
    checkover = 0;
    jump = 0;
    branch_beq = 0;
    branch_bne = 0;
    bgez = 0;
    bgtz = 1;
    blez = 0;
    bltz = 0;
    jalr = 0;
    jal = 0;
```

```
Lowin = 0;
    Highin = 0;
    cp0op = 3'b000;
    aluop = 5'b00000; //have nothing to do with
    end
6'b000110: begin //blez
    Extop = 0; //have nothing to do with
    regDst = 0; //have nothing to do with
    regWr = 0;
    multWr = 0;
    hlsel = 0;
    alusrc = 0;
    memtoreg = 0; //have nothing to do with
    memWr = 0;
    checkover = 0;
    jump = 0;
    branch_beq = 0;
    branch_bne = 0;
    bgez = 0;
    bgtz = 0;
    blez = 1;
    bltz = 0;
    jalr = 0;
    jal = 0;
    Lowin = 0;
    Highin = 0;
    cp0op = 3'b000;
    aluop = 5'b00000; //have nothing to do with
    end
6'b100000: begin //lb
    Extop = 1;
    regDst = 0;
    alusrc = 1;
    memtoreg = 1;
    regWr = 1;
    multWr = 0;
    hlsel = 0;
    memWr = 0;
    checkover = 0;
    jump = 0;
    branch_beq = 0;
    branch_bne = 0;
    bgez = 0;
```

```
bgtz = 0;
    blez = 0;
    bltz = 0;
    jalr = 0;
    jal = 0;
    Lowin = 0;
    Highin = 0;
    cp0op = 3'b000;
    aluop = 5'b00000; //have nothing to do with
6'b100100: begin //lbu
    Extop = 1;
    regDst = 0;
    alusrc = 1;
    memtoreg = 1;
    regWr = 1;
    multWr = 0;
    hlsel = 0;
    memWr = 0;
    checkover = 0;
    jump = 0;
    branch_beq = 0;
    branch_bne = 0;
    bgez = 0;
    bgtz = 0;
    blez = 0;
    bltz = 0;
    jalr = 0;
    jal = 0;
    Lowin = 0;
    Highin = 0;
    cp0op = 3'b000;
    aluop = 5'b00000; //have nothing to do with
    end
6'b101000: begin //sb
    Extop = 1;
    regWr = 0;
    multWr = 0;
    hlsel = 0;
    memWr = 1;
    alusrc = 1;
    memtoreg = 0;
    checkover = 0;
```

```
jump = 0;
    branch_beq = 0;
    branch_bne = 0;
    bgez = 0;
    bgtz = 0;
    blez = 0;
    bltz = 0;
    jalr = 0;
    jal = 0;
    Lowin = 0;
    Highin = 0;
    cp0op = 3'b000;
    aluop = 5'b00000; //have nothing to do with
    end
6'b001100: begin //andi
    Extop = 0;
    regDst = 0;
    regWr = 1;
    multWr = 0;
    hlsel = 0;
    alusrc = 1;
    memtoreg = 0;
    memWr = 0;
    checkover = 0;
    jump = 0;
    branch_beq = 0;
    branch_bne = 0;
    bgez = 0;
    bgtz = 0;
    blez = 0;
    bltz = 0;
    jalr = 0;
    jal = 0;
    Lowin = 0;
    Highin = 0;
    cp0op = 3'b000;
    aluop = 5'b00011; //and
    end
6'b001101: begin //ori
    Extop = 0;
    regDst = 0;
    regWr = 1;
    multWr = 0;
```

```
hlsel = 0;
    alusrc = 1;
    memtoreg = 0;
    memWr = 0;
    checkover = 0;
    jump = 0;
    branch_beq = 0;
    branch_bne = 0;
    bgez = 0;
    bgtz = 0;
    blez = 0;
    bltz = 0;
    jalr = 0;
    jal = 0;
    Lowin = 0;
    Highin = 0;
    cp0op = 3'b000;
    aluop = 5'b00101; //or
6'b001110: begin //xori
    Extop = 0;
    regDst = 0;
    regWr = 1;
    multWr = 0;
    hlsel = 0;
    alusrc = 1;
    memtoreg = 0;
    memWr = 0;
    checkover = 0;
    jump = 0;
    branch_beq = 0;
    branch_bne = 0;
    bgez = 0;
    bgtz = 0;
    blez = 0;
    bltz = 0;
    jalr = 0;
    jal = 0;
    Lowin = 0;
    Highin = 0;
    cp0op = 3'b000;
    aluop = 5'b00110; //xor
    end
```

```
6'b010000: begin
    if(rs==5'b00000) begin //MFC0
    Extop = 0;
    regDst = 0;
    regWr = 0;
    multWr = 0;
    hlsel = 0;
    alusrc = 0;
    memtoreg = 3;
    memWr = 0;
    checkover = 0;
    jump = 0;
    branch_beq = 0;
    branch_bne = 0;
    bgez = 0;
    bgtz = 0;
    blez = 0;
    bltz = 0;
    jalr = 0;
    jal = 0;
    Lowin = 0;
    Highin = 0;
    cp0op = 3'b001; //MFC0
    aluop = 5'b00000; //
    end
    else if(rs == 5'b00100) begin //MTC0
    Extop = 0;
    regDst = 0;
    regWr = 0;
    multWr = 0;
    hlsel = 0;
    alusrc = 0;
    memtoreg = 0;
    memWr = 0;
    checkover = 0;
    jump = 0;
    branch_beq = 0;
    branch_bne = 0;
    bgez = 0;
    bgtz = 0;
    blez = 0;
    bltz = 0;
    jalr = 0;
```

```
jal = 0;
    Lowin = 0;
    Highin = 0;
    cp0op = 3'b010; //MTC0
    aluop = 5'b00000; //
    end
    else begin //ERET
    Extop = 0;
    regDst = 0;
    regWr = 0;
    multWr = 0;
    hlsel = 0;
    alusrc = 0;
    memtoreg = 0;
    memWr = 0;
    checkover = 0;
    jump = 0;
    branch_beq = 0;
    branch_bne = 0;
    bgez = 0;
    bgtz = 0;
    blez = 0;
    bltz = 0;
    jalr = 0;
    jal = 0;
    Lowin = 0;
    Highin = 0;
    cp0op = 3'b100; //ERET
    aluop = 5'b00000; //
    end
    end
6'b000000: begin //R-type
    case(func)
        6'b100000: begin //add
        Extop = 1; //have nothing to do with
        regDst = 1;
        regWr = 1;
        multWr = 0;
        hlsel = 0;
        alusrc = 0;
        memtoreg = 0;
        memWr = 0;
        checkover = 1;
```

```
jump = 0;
branch_beq = 0;
branch_bne = 0;
bgez = 0;
bgtz = 0;
blez = 0;
bltz = 0;
jalr = 0;
jal = 0;
Lowin = 0;
Highin = 0;
cp0op = 3'b000;
aluop = 5'b00000; // add
end
6'b100001: begin //addu
Extop = 1; //have nothing to do with
regDst = 1;
regWr = 1;
multWr = 0;
hlsel = 0;
alusrc = 0;
memtoreg = 0;
memWr = 0;
checkover = 0;
jump = 0;
branch_beq = 0;
branch_bne = 0;
bgez = 0;
bgtz = 0;
blez = 0;
bltz = 0;
jalr = 0;
jal = 0;
Lowin = 0;
Highin = 0;
cp0op = 3'b000;
aluop = 5'b00000; // add
end
6'b100010: begin //sub
Extop = 1; //have nothing to do with
regDst = 1;
regWr = 1;
multWr = 0;
```

```
hlsel = 0;
alusrc = 0;
memtoreg = 0;
memWr = 0;
checkover = 1;
jump = 0;
branch_beq = 0;
branch_bne = 0;
bgez = 0;
bgtz = 0;
blez = 0;
bltz = 0;
jalr = 0;
jal = 0;
Lowin = 0;
Highin = 0;
cp0op = 3'b000;
aluop = 5'b00001; // sub
6'b100011: begin //subu
Extop = 1; //have nothing to do with
regDst = 1;
regWr = 1;
multWr = 0;
hlsel = 0;
alusrc = 0;
memtoreg = 0;
memWr = 0;
checkover = 0;
jump = 0;
branch_beq = 0;
branch_bne = 0;
bgez = 0;
bgtz = 0;
blez = 0;
bltz = 0;
jalr = 0;
jal = 0;
Lowin = 0;
Highin = 0;
cp0op = 3'b000;
aluop = 5'b00001; // sub
end
```

```
6'b101010: begin //slt
Extop = 1; //have nothing to do with
regDst = 1;
regWr = 1;
multWr = 0;
hlsel = 0;
alusrc = 0;
memtoreg = 0;
memWr = 0;
checkover = 0;
jump = 0;
branch_beq = 0;
branch_bne = 0;
bgez = 0;
bgtz = 0;
blez = 0;
bltz = 0;
jalr = 0;
jal = 0;
Lowin = 0;
Highin = 0;
cp0op = 3'b000;
aluop = 5'b00010; // slt
end
6'b100100: begin //and
Extop = 1; //have nothing to do with
regDst = 1;
regWr = 1;
multWr = 0;
hlsel = 0;
alusrc = 0;
memtoreg = 0;
memWr = 0;
checkover = 0;
jump = 0;
branch_beq = 0;
branch_bne = 0;
bgez = 0;
bgtz = 0;
blez = 0;
bltz = 0;
jalr = 0;
jal = 0;
```

```
Lowin = 0;
Highin = 0;
cp0op = 3'b000;
aluop = 5'b00011; // and
end
6'b100111: begin //nor
Extop = 1; //have nothing to do with
regDst = 1;
regWr = 1;
multWr = 0;
hlsel = 0;
alusrc = 0;
memtoreg = 0;
memWr = 0;
checkover = 0;
jump = 0;
branch_beq = 0;
branch_bne = 0;
bgez = 0;
bgtz = 0;
blez = 0;
bltz = 0;
jalr = 0;
jal = 0;
Lowin = 0;
Highin = 0;
cp0op = 3'b000;
aluop = 5'b00100; // nor
end
6'b100101: begin //or
Extop = 1; //have nothing to do with
regDst = 1;
regWr = 1;
multWr = 0;
hlsel = 0;
alusrc = 0;
memtoreg = 0;
memWr = 0;
checkover = 0;
jump = 0;
branch_beq = 0;
branch_bne = 0;
bgez = 0;
```

```
bgtz = 0;
blez = 0;
bltz = 0;
jalr = 0;
jal = 0;
Lowin = 0;
Highin = 0;
cp0op = 3'b000;
aluop = 5'b00101; // or
6'b100110: begin //xor
Extop = 1; //have nothing to do with
regDst = 1;
regWr = 1;
multWr = 0;
hlsel = 0;
alusrc = 0;
memtoreg = 0;
memWr = 0;
checkover = 0;
jump = 0;
branch_beq = 0;
branch_bne = 0;
bgez = 0;
bgtz = 0;
blez = 0;
bltz = 0;
jalr = 0;
jal = 0;
Lowin = 0;
Highin = 0;
cp0op = 3'b000;
aluop = 5'b00110; // xor
end
6'b000000: begin //sll
Extop = 1; //have nothing to do with
regDst = 1;
regWr = 1;
multWr = 0;
hlsel = 0;
alusrc = 0;
memtoreg = 0;
memWr = 0;
```

```
checkover = 0;
jump = 0;
branch_beq = 0;
branch_bne = 0;
bgez = 0;
bgtz = 0;
blez = 0;
bltz = 0;
jalr = 0;
jal = 0;
Lowin = 0;
Highin = 0;
cp0op = 3'b000;
aluop = 5'b00111; //sll
end
6'b000010: begin //srl
Extop = 1; //have nothing to do with
regDst = 1;
regWr = 1;
multWr = 0;
hlsel = 0;
alusrc = 0;
memtoreg = 0;
memWr = 0;
checkover = 0;
jump = 0;
branch_beq = 0;
branch_bne = 0;
bgez = 0;
bgtz = 0;
blez = 0;
bltz = 0;
jalr = 0;
jal = 0;
Lowin = 0;
Highin = 0;
cp0op = 3'b000;
aluop = 5'b01000; //srl
6'b101011: begin //sltu
Extop = 1; //have nothing to do with
regDst = 1;
regWr = 1;
```

```
multWr = 0;
hlsel = 0;
alusrc = 0;
memtoreg = 0;
memWr = 0;
checkover = 0;
jump = 0;
branch_beq = 0;
branch_bne = 0;
bgez = 0;
bgtz = 0;
blez = 0;
bltz = 0;
jalr = 0;
jal = 0;
Lowin = 0;
Highin = 0;
cp0op = 3'b000;
aluop = 5'b01001; //sltu
end
6'b001001: begin //jalr
Extop = 1; //have nothing to do with
regDst = 3;
regWr = 1;
multWr = 0;
hlsel = 0;
alusrc = 0;
memtoreg = 0;
memWr = 0;
checkover = 0;
jump = 0;
branch_beq = 0;
branch bne = 0;
bgez = 0;
bgtz = 0;
blez = 0;
bltz = 0;
jalr = 1;
jal = 0;
Lowin = 0;
Highin = 0;
cp0op = 3'b000;
aluop = 5'b01010; //jalr
```

```
end
6'b001000: begin //jr
Extop = 1; //have nothing to do with
regDst = 1;
regWr = 0;
multWr = 0;
hlsel = 0;
alusrc = 0;
memtoreg = 0;
memWr = 0;
checkover = 0;
jump = 0;
branch_beq = 0;
branch_bne = 0;
bgez = 0;
bgtz = 0;
blez = 0;
bltz = 0;
jalr = 1;
jal = 0;
Lowin = 0;
Highin = 0;
cp0op = 3'b000;
aluop = 5'b01011; //jr
end
6'b000100: begin //sllv
Extop = 1; //have nothing to do with
regDst = 1;
regWr = 1;
multWr = 0;
hlsel = 0;
alusrc = 0;
memtoreg = 0;
memWr = 0;
checkover = 0;
jump = 0;
branch_beq = 0;
branch_bne = 0;
bgez = 0;
bgtz = 0;
blez = 0;
bltz = 0;
jalr = 0;
```

```
jal = 0;
Lowin = 0;
Highin = 0;
cp0op = 3'b000;
aluop = 5'b01100; //sllv
end
6'b000011: begin //sra
Extop = 1; //have nothing to do with
regDst = 1;
regWr = 1;
multWr = 0;
hlsel = 0;
alusrc = 0;
memtoreg = 0;
memWr = 0;
checkover = 0;
jump = 0;
branch_beq = 0;
branch_bne = 0;
bgez = 0;
bgtz = 0;
blez = 0;
bltz = 0;
jalr = 0;
jal = 0;
Lowin = 0;
Highin = 0;
cp0op = 3'b000;
aluop = 5'b01101; //sra
6'b000111: begin //srav
Extop = 1; //have nothing to do with
regDst = 1;
regWr = 1;
multWr = 0;
hlsel = 0;
alusrc = 0;
memtoreg = 0;
memWr = 0;
checkover = 0;
jump = 0;
branch_beq = 0;
branch_bne = 0;
```

```
bgez = 0;
bgtz = 0;
blez = 0;
bltz = 0;
jalr = 0;
jal = 0;
Lowin = 0;
Highin = 0;
cp0op = 3'b000;
aluop = 5'b01110; //srav
end
6'b000110: begin //srlv
Extop = 1; //have nothing to do with
regDst = 1;
regWr = 1;
multWr = 0;
hlsel = 0;
alusrc = 0;
memtoreg = 0;
memWr = 0;
checkover = 0;
jump = 0;
branch_beq = 0;
branch_bne = 0;
bgez = 0;
bgtz = 0;
blez = 0;
bltz = 0;
jalr = 0;
jal = 0;
Lowin = 0;
Highin = 0;
cp0op = 3'b000;
aluop = 5'b01111; //srlv
end
6'b011000: begin //mult
Extop = 1; //have nothing to do with
regDst = 0;
regWr = 0;
multWr = 1;
hlsel = 0;
alusrc = 0;
memtoreg = 0;
```

```
memWr = 0;
checkover = 0;
jump = 0;
branch_beq = 0;
branch_bne = 0;
bgez = 0;
bgtz = 0;
blez = 0;
bltz = 0;
jalr = 0;
jal = 0;
Lowin = 0;
Highin = 0;
cp0op = 3'b000;
aluop = 5'b10001; //mult
6'b010010: begin //MFLO
Extop = 1; //have nothing to do with
regDst = 1;
regWr = 1;
multWr = 0;
hlsel = 0;
alusrc = 0;
memtoreg = 2;
memWr = 0;
checkover = 0;
jump = 0;
branch_beq = 0;
branch_bne = 0;
bgez = 0;
bgtz = 0;
blez = 0;
bltz = 0;
jalr = 0;
jal = 0;
Lowin = 0;
Highin = 0;
cp0op = 3'b000;
aluop = 5'b00000;
end
6'b010000: begin //MFHI
Extop = 1; //have nothing to do with
regDst = 1;
```

```
regWr = 1;
multWr = 0;
hlsel = 1;
alusrc = 0;
memtoreg = 2;
memWr = 0;
checkover = 0;
jump = 0;
branch_beq = 0;
branch_bne = 0;
bgez = 0;
bgtz = 0;
blez = 0;
bltz = 0;
jalr = 0;
jal = 0;
Lowin = 0;
Highin = 0;
cp0op = 3'b000;
aluop = 5'b00000;
end
6'b010011: begin //MTLO
Extop = 1; //have nothing to do with
regDst = 1;
regWr = 0;
multWr = 0;
hlsel = 1;
alusrc = 0;
memtoreg = 0;
memWr = 0;
checkover = 0;
jump = 0;
branch beq = 0;
branch_bne = 0;
bgez = 0;
bgtz = 0;
blez = 0;
bltz = 0;
jalr = 0;
jal = 0;
Lowin = 1;
Highin = 0;
cp0op = 3'b000;
```

```
aluop = 5'b00000;
end
6'b010001: begin //MTHI
Extop = 1; //have nothing to do with
regDst = 1;
regWr = 0;
multWr = 0;
hlsel = 1;
alusrc = 0;
memtoreg = 0;
memWr = 0;
checkover = 0;
jump = 0;
branch_beq = 0;
branch_bne = 0;
bgez = 0;
bgtz = 0;
blez = 0;
bltz = 0;
jalr = 0;
jal = 0;
Lowin = 0;
Highin = 1;
cp0op = 3'b000;
aluop = 5'b00000;
end
6'b001100: begin //SYSCALL
Extop = 1; //have nothing to do with
regDst = 0;
regWr = 0;
multWr = 0;
hlsel = 0;
alusrc = 0;
memtoreg = 0;
memWr = 0;
checkover = 0;
jump = 0;
branch_beq = 0;
branch_bne = 0;
bgez = 0;
bgtz = 0;
blez = 0;
bltz = 0;
```

```
jalr = 0;
             jal = 0;
             Lowin = 0;
             Highin = 0;
             cp0op = 3'b011;
             aluop = 5'b00000;
             end
        endcase
    end
    default: begin
        Extop = 0; //have nothing to do with
        regDst = 0;
        regWr = 0;
        multWr = 0;
        hlsel = 0;
        alusrc = 0;
        memtoreg = 0;
        memWr = 0;
        checkover = 0;
        jump = 0;
        branch_beq = 0;
        branch_bne = 0;
        bgez = 0;
        bgtz = 0;
        blez = 0;
        bltz = 0;
        jalr = 0;
        jal = 0;
        Lowin = 0;
        Highin = 0;
        cp0op = 3'b000;
        aluop = 5'b000000;
    end
endcase
```

#### 2.1.12 IFIDREG 模块代码

endmodule

end

```
if ins,
    BranchBubble,
    id_pc_plus_4,
    id_ins
);
input clk,BranchBubble,flush;
input wire[29:0] pc_plus_4;
input wire[31:0] if_ins;
output reg[29:0] id_pc_plus_4;
output reg[31:0] id_ins;
initial begin
end
always@(posedge clk)
begin
    if(BranchBubble) begin
    end
    else if(flush) begin
        id ins = 0;
    end
    else begin
        id_ins = if_ins;
        id_pc_plus_4 = pc_plus_4;
    end
end
```

#### endmodule

#### 2. 1. 13 IDEXREG 模块代码

#### module

id\_ex(clk,BranchBubble,id\_PC\_plus\_4,id\_busA,id\_ busA\_mux2,id\_busB,id\_busB\_mux2,id\_HL,id\_ra,id\_r b,id\_rw,id\_imm32,id\_regWr,id\_multWr,id\_regDst,i d\_alusrc,id\_memwr,id\_memtoreg,id\_checkover,id\_a luop,id\_shamt,id\_op,id\_Lowin,id\_Highin,id\_cp0op ,id\_cs,id\_sel,id\_cp0\_dout,id\_cp0\_pcout,id\_branc h\_beq,id\_branch\_bne,id\_bltz,id\_blez,id\_bgez,id\_ bgtz,id\_jalr,id\_jal,id\_jump,id\_target,

```
ex busA, ex busA mux2, ex busB, ex busB mux2,
ex_HL,ex_ra,ex_rb,ex_rw,ex_imm32,ex_regWr,ex_mu
ltWr,ex regDst,ex alusrc,ex memwr,ex memtoreg,e
x_checkover,ex_aluop,ex_shamt,ex_op,ex_Lowin,ex
_Highin,ex_cp0op,ex_cs,ex_sel,ex_cp0_dout,ex_cp
0_pcout,ex_branch_beq,ex_branch_bne,ex_bltz,ex_
blez,ex_bgez,ex_bgtz,ex_jalr,ex_jal,ex_jump,ex_
jalpc,ex_target);
input wire
clk,BranchBubble,id_regWr,id_alusrc,id_memwr,id
checkover,id multWr,id Lowin,id Highin,id bran
ch_beq,id_branch_bne,id_bltz,id_blez,id_bgez,id
_bgtz,id_jalr,id_jal,id_jump;
input wire[31:0]
id_busA,id_busB,id_imm32,id_HL,id_busA_mux2,id_
cp0 dout,id busB mux2;
input wire[4:0] id_ra,id_rb,id_rw,id_cs;
input wire[4:0] id aluop,id shamt;
input wire[5:0] id_op;
input wire[1:0] id_memtoreg,id_regDst;
input wire[2:0] id cp0op,id sel;
input wire[29:0] id_cp0_pcout,id_PC_plus_4;
input wire[25:0] id_target;
output reg
ex_regWr,ex_alusrc,ex_memwr,ex_checkover,ex_mul
tWr,ex Lowin,ex Highin,ex branch beq,ex branch
bne,ex_bltz,ex_blez,ex_bgez,ex_bgtz,ex_jalr,ex_
jal,ex_jump;
output reg[31:0]
ex_busA,ex_busB,ex_imm32,ex_HL,ex_busA_mux2,ex_
cp0 dout,ex busB mux2;
output reg[4:0] ex_ra,ex_rb,ex_rw,ex_cs;
output reg[4:0] ex_aluop,ex_shamt;
output reg[5:0] ex_op;
output reg[1:0] ex_memtoreg,ex_regDst;
output reg[2:0] ex cp0op,ex sel;
output reg[29:0] ex_cp0_pcout,ex_jalpc;
output reg[25:0] ex_target;
initial begin
    ex ra = 5'd0;
```

```
ex rb = 5'd0;
    ex_rw = 5'd0;
    ex_busA = 32'd0;
    ex_busB = 32'd0;
    ex imm32 = 32'd0;
    ex_HL = 32'b0;
    ex_aluop = 5'd0;
    ex_shamt = 5'd0;
    ex_regWr = 0;
    ex multWr = 0;
    ex_regDst = 0;
    ex alusrc = 0;
    ex_memwr = 0;
    ex_memtoreg = 2'd0;
    ex_op = 6'd0;
    ex_checkover = 0;
    ex busA mux2 = 32'd0;
    ex_Lowin = 0;
    ex_Highin = 0;
    ex_cp0op = 3'd0;
    ex_sel = 3'd0;
    ex_cs = 5'd0;
    ex_cp0_dout = 32'd0;
    ex_branch_beq = 0;
    ex_branch_bne = 0;
    ex_bltz = 0;
    ex_blez = 0;
    ex_bgez = 0;
    ex_bgtz = 0;
    ex_jalr = 0;
    ex_jal = 0;
    ex_jump = 0;
    ex jalpc = 30'd0;
    ex_cp0_pcout = 30'd0;
    ex_target = 26'd0;
    ex_busB_mux2 = 32'd0;
end
always@(posedge clk)
begin
    if(clk) begin
    if(BranchBubble) begin
        ex_regWr = 0;
```

```
ex multWr = 0;
    ex_regDst = 0;
    ex_alusrc = 0;
    ex_memwr = 0;
    ex memtoreg = 2'd0;
    ex_checkover = 0;
    ex_aluop = 5'd0;
    ex_Lowin = 0;
    ex_Highin = 0;
    ex_branch_beq = 0;
    ex_branch_bne = 0;
    ex bltz = 0;
    ex_blez = 0;
    ex_bgez = 0;
    ex_bgtz = 0;
    ex_jalr = 0;
    ex_jal = 0;
    ex_jump = 0;
    ex_cp0op = 3'b000;
end
else begin
    ex_ra = id_ra;
    ex_rb = id_rb;
    ex_rw = id_rw;
    ex_busA = id_busA;
    ex_busB = id_busB;
    ex_imm32 = id_imm32;
    ex_HL = id_HL;
    ex_aluop = id_aluop;
    ex_shamt = id_shamt;
    ex_regWr = id_regWr;
    ex_multWr = id_multWr;
    ex regDst = id regDst;
    ex_alusrc = id_alusrc;
    ex_memwr = id_memwr;
    ex_memtoreg = id_memtoreg;
    ex_op = id_op;
    ex_checkover = id_checkover;
    ex_busA_mux2 = id_busA_mux2;
    ex_Lowin = id_Lowin;
    ex_Highin = id_Highin;
    ex_cp0op = id_cp0op;
    if(ex_cp0op == 3'b011) begin
```

```
ex busB mux2 = {id PC plus 4 -
1,{2'b0}};
        end
        else begin
             ex busB mux2 = id busB mux2;
        end
        ex_cs = id_cs;
        ex_sel = id_sel;
        ex_cp0_dout = id_cp0_dout;
        ex branch beg = id branch beg;
        ex_branch_bne = id_branch_bne;
        ex bltz = id bltz;
        ex_blez = id_blez;
        ex_bgez = id_bgez;
        ex_bgtz = id_bgtz;
        ex_jalr = id_jalr;
        ex jal = id jal;
        ex_jump = id_jump;
        ex cp0 pcout = id cp0 pcout;
        ex_jalpc = id_busA_mux2[31:2];
        ex_target = id_target;
    end
    end
end
endmodule
```

#### 2.1.14 EXMEMREG 模块代码

#### module

ex\_mem(clk,ex\_zero,ex\_HL,ex\_result,ex\_mult,ex
\_busA\_mux2,ex\_busB\_mux2,ex\_rw,ex\_regWr,ex\_mul
tWr,ex\_memwr,ex\_memtoreg,ex\_op,ex\_Lowin,ex\_Hi
ghin,ex\_cp0op,ex\_cs,ex\_sel,ex\_cp0\_dout,

```
mem_zero,mem_HL,mem_result,mem_mult,mem_busA
_mux2,mem_busB_mux2,mem_rw,mem_regWr,mem_multWr,
mem_memwr,mem_memtoreg,mem_op,mem_Lowin,mem_High
in,mem_cp0op,mem_cs,mem_sel,mem_cp0_dout);

input wire clk;
input wire ex_zero;
input wire[31:0]
ex_result,ex_HL,ex_busA_mux2,ex_cp0_dout,ex_busB
_mux2;
input wire[63:0] ex_mult;
```

```
input wire[4:0] ex_rw,ex_cs;
input wire
ex_regWr,ex_memwr,ex_multWr,ex_Lowin,ex_Highin;
input wire[1:0] ex_memtoreg;
input wire[5:0] ex_op;
input wire[2:0] ex_cp0op,ex_sel;
output reg mem_zero;
output reg[31:0]
mem_result,mem_HL,mem_busA_mux2,mem_cp0_dout,mem
_busB_mux2;
output reg[63:0] mem mult;
output reg[4:0] mem_rw,mem_cs;
output reg
mem_regWr,mem_memwr,mem_multWr,mem_Lowin,mem_Hig
hin;
output reg[1:0] mem memtoreg;
output reg[5:0] mem_op;
output reg[2:0] mem_cp0op,mem_sel;
initial begin
    mem zero = 0;
    mem_result = 32'd0;
    mem_HL = 32'd0;
    mem rw = 5'd0;
    mem_regWr = 0;
    mem_multWr = 0;
    mem memwr = 0;
    mem_memtoreg = 2'd0;
    mem_op = 6'd0;
    mem_busA_mux2 = 32'd0;
    mem Lowin = 0;
    mem_Highin = 0;
    mem_cp0op = 3'd0;
    mem_sel = 3'd0;
    mem_cs = 5'd0;
    mem_mult = 32'd0;
    mem_cp0_dout = 32'd0;
    mem_busB_mux2 = 32'd0;
end
always@(posedge clk)
```

#### begin

```
mem_HL = ex_HL;
    mem result = ex result;
    mem_mult = ex_mult;
    mem zero = ex zero;
    mem_rw = ex_rw;
    mem_regWr = ex_regWr;
    mem_multWr = ex_multWr;
    mem_memwr = ex_memwr;
    mem memtoreg = ex memtoreg;
    mem_op = ex_op;
    mem busA mux2 = ex busA mux2;
    mem_Lowin = ex_Lowin;
    mem_Highin = ex_Highin;
    mem_cp0op = ex_cp0op;
    mem_sel = ex_sel;
    mem cs = ex cs;
    mem_cp0_dout = ex_cp0_dout;
    mem busB mux2 = ex busB mux2;
end
```

#### endmodule

#### 2.1.15 MEMWRREG 模块代码

```
mem_wr(clk,mem_dout,mem_HL,mem_result,mem_mult,mem
_busA_mux2,mem_busB_mux2,mem_rw,mem_regWr,mem_mult
Wr,mem_memtoreg,mem_op,mem_Lowin,mem_Highin,mem_cp
@op,mem_cs,mem_sel,mem_cp@_dout,
```

```
wr_dout,wr_HL,wr_result,wr_mult,wr_busA
_mux2,wr_busB_mux2,wr_rw,wr_regWr,wr_multWr,
wr_memtoreg,wr_op,wr_Lowin,wr_Highin,wr_cp0o
p,wr_cs,wr_sel,wr_cp0_dout);
input wire clk;
input wire[31:0]
mem_dout,mem_result,mem_HL,mem_busA_mux2,mem
_cp0_dout,mem_busB_mux2;
input wire[63:0] mem_mult;
input wire[4:0] mem_rw,mem_cs;
input wire
mem_regWr,mem_multWr,mem_Lowin,mem_Highin;
input wire[1:0] mem_memtoreg;
input wire[5:0] mem_op;
```

```
input wire[2:0] mem_cp0op,mem_sel;
output reg[31:0]
wr_dout,wr_result,wr_HL,wr_busA_mux2,wr_cp0_
dout,wr_busB_mux2;
output reg[63:0] wr_mult;
output reg[4:0] wr_rw,wr_cs;
output reg
wr_regWr,wr_multWr,wr_Lowin,wr_Highin;
output reg[1:0] wr_memtoreg;
output reg[5:0] wr_op;
output reg[2:0] wr_cp0op,wr_sel;
initial begin
    wr_dout = 32'd0;
    wr_result = 32'd0;
    wr HL = 32'd0;
    wr_rw = 5'd0;
    wr_regWr = 0;
    wr_multWr = 0;
    wr_memtoreg = 2'd0;
    wr_op = 6'd0;
    wr_busA_mux2 = 32'd0;
    wr_Lowin = 0;
    wr_Highin = 0;
    wr cp0op = 3'd0;
    wr_sel = 3'd0;
    wr cs = 5'd0;
    wr_cp0_dout = 32'd0;
    wr_busB_mux2 = 32'd0;
    wr_mult = 64'd0;
end
always@(posedge clk)
begin
    wr_dout = mem_dout;
    wr_HL = mem_HL;
    wr_result = mem_result;
    wr_mult = mem_mult;
    wr_rw = mem_rw;
    wr_regWr = mem_regWr;
    wr_multWr = mem_multWr;
```

```
wr_memtoreg = mem_memtoreg;
wr_op = mem_op;
wr_busA_mux2 = mem_busA_mux2;
wr_Lowin = mem_Lowin;
wr_Highin = mem_Highin;
wr_cp0op = mem_cp0op;
wr_sel = mem_sel;
wr_cs = mem_cs;
wr_cp0_dout = mem_cp0_dout;
wr_busB_mux2 = mem_busB_mux2;
end
endmodule
```

#### enamoaute

#### 2.1.16 Branchforward 模块代码(用于 id 段读取数据处理转发)

```
branchforward(id_rs,id_rt,ex_cp0op,ex_rw,ex_regWr,mem_cp0op,mem_rw,mem_reg
Wr,wr_cp0op,wr_rw,wr_regWr,branchforwardA,branchforwardB);
```

```
input wire[4:0]
id_rs,id_rt,mem_rw,
ex_rw,wr_rw;
input
mem_regWr,ex_regWr,
wr_regWr;
input wire[2:0]
ex_cp0op,mem_cp0op,
wr_cp0op;
output reg
[1:0]branchforwardA
,branchforwardB;
initial begin
    branchforwardA =
2'd0;
    branchforwardB =
2'd0;
end
always@(*) begin
    if((ex regWr ==
1 | ex_cp0op ==
3'b001) && ex rw != 0
&& ex_rw == id_rs)
```

```
branchforwardA =
2'b01;
    else
if((mem_regWr ==
1 | mem_cp0op ==
3'b001) && mem_rw !=
0 && mem_rw == id_rs)
    branchforwardA =
2'b10;
    else
if((wr_regWr ==
1 | wr_cp0op ==
3'b001) && wr_rw != 0
&& wr_rw == id_rs)
    branchforwardA =
2'b11;
    else
    branchforwardA =
2'b00;
    if((ex_regWr ==
1 | ex_cp0op ==
3'b001) && ex_rw != 0
&& ex_rw == id_rt)
    branchforwardB =
2'b01;
    else
if((mem regWr ==
1 | mem_cp0op ==
3'b001) && mem_rw !=
0 && mem_rw == id_rt)
    branchforwardB =
2'b10;
    else
if((wr_regWr ==
1 | | wr_cp0op ==
3'b001) && wr_rw != 0
```

```
&& wr_rw == id_rt)

branchforwardB =
2'b11;
    else

branchforwardB =
2'b00;
end
endmodule
```

#### 2. 1. 17 Load-use 模块代码(用于解决 load-use 冒险)

```
module
```

```
branchbubble(id_rs,id_rt,ex_regWr,ex_rw,ex
_memtoreg,branchbubble);
```

```
input wire[4:0] id_rs,id_rt,ex_rw;
input wire ex_regWr,ex_memtoreg;
output reg branchbubble;

initial begin
        branchbubble = 0;
end

always@(*) begin
        if((ex_regWr==1&&ex_memtoreg==1)&&(ex_rw!=0)&&(
ex_rw==id_rs||ex_rw==id_rt)) begin
        branchbubble = 1;
    end
    else begin
        branchbubble = 0;
end

end
```

#### 2.1.18 cp0forward 模块代码(用于解决 cp0 寄存器的数据冒险)

endmodule

```
cp0forwardUnit(id_cp0op,id_cs,id_sel,ex_c
s,ex_sel,ex_cp0op,mem_cs,mem_sel,mem_cp0o
```

```
p,wr_cs,wr_sel,wr_cp0op,cp0forward);
                                            input wire[2:0]
                                            id_cp0op,ex_cp0op,mem_cp0op,wr_cp0op,id_sel,ex_sel,me
                                            m_sel,wr_sel;
                                            input wire[4:0] id_cs,ex_cs,mem_cs,wr_cs;
                                            output reg[1:0] cp0forward;
                                            initial begin
                                                cp0forward = 2'b00;
                                            end
                                            always@(*) begin
                                                if((id_cp0op==3'b001&&ex_cp0op==3'b010&&id_cs==ex
                                            _cs&&id_sel==ex_sel)||(id_cp0op==3'b100&&ex_cp0op==3'
                                            b010&&ex_cs==14&&ex_sel==0))
                                                     cp0forward = 2'b01;
                                                else
                                            if((id_cp0op==3'b001&&mem_cp0op==3'b010&&ex_cp0op!=3'
                                            b11&&id cs==mem cs&&id sel==mem sel) | (id cp0op==3'b1) |
                                            00&&mem_cp0op==3'b010&&mem_cs==14&&mem_sel==0))
                                                     cp0forward = 2'b10;
                                                else
                                            if((id cp0op==3'b001&&wr cp0op==3'b010&&ex cp0op!=3'b
                                            11&&id_cs==wr_cs&&id_sel==wr_sel) | | (id_cp0op==3'b100&
                                            &wr_cp0op==3'b010&&mem_cs==14&&mem_sel==0))
                                                     cp0forward = 2'b11;
                                                else
                                                     cp0forward = 2'b00;
                                            end
                                            endmodule
2.1.19 HLforward 模块代码(用于解决 HiLo 寄存器的数据冒险)
module
HLforward(ex Highin, ex Lowin, mem Highin, mem Lowin, wr High
in,wr_Lowin,forwardHigh,forwardLow);
                                                             input wire
                                                             ex_Highin,mem_Highin,wr_Highin,ex_Lo
```

win, mem Lowin, wr Lowin;

forwardHigh, forwardLow;

output reg[1:0]

```
initial begin
    forwardHigh = 2'b00;
    forwardLow = 2'b00;
end
always@(*) begin
    if(ex_Highin == 1)
        forwardHigh = 2'b01;
    else if(mem_Highin == 1)
        forwardHigh = 2'b10;
    else if(wr_Highin == 1)
        forwardHigh = 2'b11;
    else
        forwardHigh = 2'b00;
    if(ex_Lowin == 1)
        forwardLow = 2'b01;
    else if(mem_Lowin == 1)
        forwardLow = 2'b10;
    else if(wr_Lowin == 1)
        forwardLow = 2'b11;
    else
        forwardLow = 2'b00;
end
```

#### endmodule

#### 2.1.20 multforward 模块代码(用于解决 HiLo 寄存器的数据冒险)

```
multforward(id_multWr,ex_multWr,ex_Highin,ex_Lowin,me
m_multWr,mem_Highin,mem_Lowin,wr_multWr,multforward);
```

```
input wire
id_multWr,ex_multWr,mem_multWr,wr_multWr
,ex_Highin,ex_Lowin,mem_Highin,mem_Lowin
;
output reg[1:0] multforward;
initial begin
    multforward = 2'd0;
end
always@(*) begin
```

```
if(ex_multWr == 1)
    multforward = 2'b01;
else if(mem_multWr ==

1&&(ex_Lowin!=1||ex_Highin!=1))
    multforward = 2'b10;
else if(wr_multWr ==

1&&((mem_Lowin!=1||mem_Highin!=1)||(ex_Lowin!=1||ex_Highin!=1)))
    multforward = 2'b11;
else
    multforward = 2'b00;
end
endmodule
```

### 2.1.21 zerobranch judge 模块 (用于校验跳转条件是否成立)

```
branchjudge(busA,busB,bgez,bgtz,blez,bltz,branch_beq,branch_b
ne,zbgez,zbgtz,zbeq,zbne);
```

```
input wire[31:0]
busA, busB;
    input wire
bgtz,bgez,blez,bltz,branch_be
q,branch bne;
    output reg
zbgez,zbgtz,zbeq,zbne;
initial begin
    zbgez = 0;
    zbgtz = 0;
    zbeq = 0;
    zbne = 0;
end
always@(*) begin
    if(bgez == 1) begin
        zbgez = (busA[31]==0);
    end
    else if(bgtz == 1) begin
        zbgtz =
(busA!=32'b0&&busA[31]==0);
    else if(blez == 1) begin
        zbgtz
```

```
= !(busA[31]==1||busA==32'b0);
         end
         else if(bltz == 1) begin
             zbgez
     = !(busA[31]==1);
         end
         else if(branch_beq == 1)
    begin
             zbeq = (busA==busB);
         end
         else if(branch_bne == 1)
    begin
             zbne = (busA!=busB);
         end
    end
     endmodule
input wire clk;
input wire[4:0] id_cs,wr_cs;
input wire[2:0]
id_sel,wr_sel,wr_cp0op,id_cp0op;
input wire[31:0] busB;
input wire[29:0] PC;
output reg[31:0] cp0_dout,cp0_pcout;
reg[31:0] cp0[0:255];
integer i;
initial begin
    for(i=0;i<=255;i=i+1)</pre>
        cp0[i]=0;
    cp0_dout = 32'd0;
    cp0_pcout = 30'd0;
end
always@(negedge clk) begin
```

 $if(wr_cp0op == 3'b010) begin$ 

 $cp0[\{wr_cs,wr_sel\}] = busB;$ 

#### 2. 1. 22 CPO 寄存器模块

```
CP0(clk,id_cs,id_sel,wr_cs,wr_sel,busB,PC,cp0_dout,cp0_pco
ut,wr_cp0op,id_cp0op);
```

```
- 84 -
```

```
$display("%h->cp0[%d,%d]",busB,
wr_cs,wr_sel);
    end
    if(wr_cp0op == 3'b011) begin
        cp0[112] = busB;
        cp0[104][6:2] = 5'b01000;
        cp0[96][1] = 1;
    $display("%h->cp0[14,0]",busB);
    end
    if(wr_cp0op == 3'b100) begin
        cp0[96][1] = 0;
    end
end
always@(*) begin
    if(id_cp0op == 3'b001)
        cp0_dout =
cp0[{id_cs,id_sel}];
    cp0_pcout = cp0[112];
end
endmodule
```

### 2.2 Modelsim 模拟及测试

### 测试指令如群里文件发的 45 条流水线指令

### 测试结果如下:



经校验,符合样例所给的结果。



#### 寄存器数据情况也符合



DataMemory 最终情况。同样符合样例测试。

#### 1. 关于延迟槽和动态预测

延迟槽是一种通过改变指令位置来加快流水线 CPU 运行效率的手段,即在遇到分支跳转指令时通过运行分支指令后一条指令之后再跳转,相较于无延迟槽减少了阻塞时钟周期导致的效率变低。如下图所示,1e20fffd 为跳转指令,在进行预测后(不跳转预测),跳转到了预测地址并执行下一指令,ex 段发现错误取消预测并修正预测位信息阻塞多余指令,在下一次直接预测正确位置并进行跳转在 ex 判断预测正确后不需要阻塞,所以实现了动态预测和分支延迟槽技术,但 BHT 表(预测表)结构复杂,容易导致 CPU 速度降低,且和分支延迟槽共用会降低 CPU 处理效率。

|            |        |          |        |         |                    |         |        | = ;;;;;;            |                     |          |        |           |       |         |                     |                     |
|------------|--------|----------|--------|---------|--------------------|---------|--------|---------------------|---------------------|----------|--------|-----------|-------|---------|---------------------|---------------------|
|            |        |          |        |         |                    |         |        |                     |                     |          |        |           |       |         |                     |                     |
|            |        |          |        |         |                    |         |        |                     |                     |          |        |           |       |         |                     |                     |
| a (30'h00  | 00004b | 30'h000  | 00004c | 30'h000 | 0004d              | 30'h000 | 00049  | (30'h000            | 0000 <del>1</del> a | (30'h00  | 00004b | ) 30'h000 | 004c  | (30'h00 | 000049              | ) 30'h00            |
| 0000004b   | 30'h00 | 00004c   |        |         | 30'h00             | 000049  | 30'h00 | 0000 <del>4</del> a | 30'h00              | 00004b   | 30'h00 | 00004c    |       |         | 30'h00              | 0000 <del>4</del> a |
| b (30'h00  | 00004c | (30'h00  | 00004d | 30'h000 | 000 <del>4e</del>  | 30'h000 | 0004a  | 30'h000             | 0000 <del>4</del> b | 30'h00   | 00004c | 30'h000   | 004d  | 30'h00  | 0000 <del>4</del> a | 30'h00              |
| 8 ) 30'h00 | 000000 | 30'      | 30'    | 30'h000 | 80000              | 30'h000 | 00000  | 30'h000             | 800000              | 30'h00   | 00000  | 30'h08d   | 159e0 | 30'h00  | 000009              |                     |
| 0 (30'h00  | 800000 | (30'h00  | 00000  | 30'h08c | 159e0              | 30'h000 | 80000  | 30'h000             | 00000               | 30'h00   | 00009  | 30'h000   | 0000  | 30'h0d  | 59e00               | 30'h00              |
| 0 / 32'h1e | 20fffd | 32'h24   | 210004 | 32'h240 | 2003c              | 32'hac3 | 10000  | 32'h00              | 18900               | 32'h1e   | 20fffd | 32h242    | 10004 | 32'hac  | 10000               | 32'h00              |
|            |        | (30'h00  | 00004d |         |                    |         |        |                     |                     |          |        | (30'h000  | 0049  |         |                     |                     |
|            |        | (30'h00  | 00004d |         |                    |         |        |                     |                     |          |        | (30'h000  | 0049  |         |                     |                     |
|            |        |          |        |         |                    |         |        |                     |                     |          |        |           |       |         |                     |                     |
|            |        |          |        |         |                    |         |        |                     |                     |          |        |           |       |         |                     |                     |
|            |        |          |        |         |                    |         |        |                     |                     |          |        |           |       |         |                     |                     |
|            |        |          |        |         |                    |         |        |                     |                     |          |        |           |       |         |                     |                     |
|            |        |          |        |         |                    |         |        |                     |                     |          |        |           |       |         |                     |                     |
|            |        |          |        |         |                    |         |        |                     |                     |          |        |           |       |         |                     |                     |
|            |        |          |        |         |                    |         |        |                     |                     |          |        |           |       |         |                     |                     |
|            |        | ( 2'h1   |        | 2'h0    |                    | 2'h0    |        | ( 2'h2              |                     | ( 2'h0   |        | 2h1       |       | ) 2'h0  |                     | 2'h1                |
| (2'h2      |        | 2'h0     |        |         |                    | 2'h0    |        |                     |                     |          |        | 2'h0      |       |         |                     | 2'h3                |
|            |        |          |        |         |                    |         |        |                     |                     |          |        |           |       |         |                     |                     |
| 0 (32'h00  | 118900 | 32'h1e   | 20fffd | 32'h242 | 10004              | 32'h000 | 00000  | 32'hac              | 10000               | 32'h00   | 18900  | 32'h1e2   | fffd  | 32'h24  | 210004              | (32'hac             |
| a (30'h00  | 00004b | (30'h000 | 00004c | 30'h000 | 000 <del>4</del> d |         |        | 30'h000             | 0000 <del>4</del> a | 30'h00   | 00004b | 30'h000   | 004c  | 30'h00  | 00004d              | (30'h00             |
|            |        |          |        |         |                    |         |        |                     |                     |          |        |           |       |         |                     |                     |
|            |        |          |        |         |                    |         |        |                     |                     |          |        |           |       |         |                     |                     |
| 0 (32'h00  | 000000 | 32'      | 32'    | 32'h000 | 00020              | 32'h000 | 00000  | 32'h000             | 000020              | 32'h00   | 00000  | 32'h234   | 6780  | 32'h00  | 000024              |                     |
| 0 (32'h00  | 000000 | 32'h23   | 156780 | 32'h000 | 00020              | 32'h000 | 00000  | 32'h000             | 000024              | 32'h00   | 00000  | 32'h345   | 7800  | 32'h00  | 000024              | 32'h00              |
|            | 32'    | 32'h000  | 00000  | 32'h000 | 00020              | 32'h000 | 00000  | 32'h23              | 156780              |          |        | 32'h000   | 0000  | 32'h00  | 000024              | 32'                 |
| 8 / 32h12  |        |          |        |         |                    |         |        |                     |                     |          |        | 32'h000   |       |         |                     |                     |
| _          | 345678 |          |        | 32'h234 |                    |         |        | -                   |                     | ) 32'h00 | 000000 |           |       | 32h34   |                     |                     |
|            |        |          |        |         |                    |         |        |                     |                     |          |        |           |       |         |                     |                     |

#### 2. Ioad-use 冒险

可以看到在执行了 lw 指令时, beq 指令在 ex 阶段执行了阻塞,等到下一时钟周期成功完成 跳转到预测地址,并且根据错误的预测地址进行修正后清空多余指令。

| 68H | slt \$9, \$1,\$2 | 不执行                 | 0022482A | 0000_0000_0010_0010_0100_1000_0010_1010 |
|-----|------------------|---------------------|----------|-----------------------------------------|
| 6CH | lw \$10,#28(\$0) | [\$10] = 0000_0011H | 8C0A001C | 1000_1100_0000_1010_0000_0000_0001_1100 |
| 70H | bne \$10,\$5,#2  | 跳转到 7CH             | 15450002 | 0001 0101 0100 0101 0000 0000 0000 0010 |

表 2 CPU 测试 45 各指会所用汇编程序详述 (续)



#### 3. 普通数据转发

由图和代码样例可见, 先是将 00000050H 存入 27 号寄存器, 并在 jalr 指令 ex 阶段调用,调用成功,在 jalr 指令 id 阶段, 所得到的 jalpc 就已经是 00000050H, 说明该数据已经经过数据转转发到当前。

| 8CH | addiu \$27,\$26,#68 | [\$27] = 0000_0050H             | 275B0044 | 0010_0111_0101_1011_0000_0000_0100_0100 |
|-----|---------------------|---------------------------------|----------|-----------------------------------------|
| 90H | jalr \$27           | 跳转到 50H,<br>[\$31] = 0000 0098H | 0360F809 | 0000_0011_0110_0000_1111_1000_0000_1001 |
| 94H | addiu \$1, \$0,#8   | [\$1] = 0000_0008H              | 24010008 | 0010 0100 0000 0001 0000 0000 0000 1000 |
| 98H | sb \$26.#5(\$3)     | MEM[0000_0014H]                 | A07A0005 | 1010 0000 0111 1010 0000 0000 0000 0101 |



#### 4. HIL0 寄存器数据转发

该指令完成的是 1->reg[1], reg[1]<<1->reg[2], reg[2]+reg[1]->reg[3], reg[2]\*reg[3]->H IL0, L0->reg[1], reg[1]+reg[2]->reg[3], 可以看到, 数据转发没有出现问题, 并且顺利完成指令。



#### 5. Cp0 寄存器数据转发

| 2011                | MARKET PAJERS       | [41] 0000 010011          | 21210001 | ~~**                                    |  |  |  |  |  |
|---------------------|---------------------|---------------------------|----------|-----------------------------------------|--|--|--|--|--|
| 2CH                 | mtc0 \$1, cp0(14.0) | cp0(14.0)<br>= 0000_0108H | 40817000 | 0100_0000_1000_0001_0111_0000_0000_0000 |  |  |  |  |  |
| 30H                 | eret                | 返回 108H                   | 42000018 | 0100_0010_0000_0000_0000_0000_0001_1000 |  |  |  |  |  |
| CPU 复价地址 0000 0034H |                     |                           |          |                                         |  |  |  |  |  |

2'h0 2'h1 2'h0 r/mips/joranchforwardB r/mips/jalforward r/mips/jd\_ins r/mips/jd\_pC\_plus\_4 r/mips/jd\_cpO\_pcout 2'h0 2'h0 2h1 32'hac0... 32'h40017000 32h24210004 32'h40817000 32'h42000<mark>018</mark> 30'h000... 30'h0000000a 30'h00000000d 30'h0000000c 30'h00000104 /mips/id\_cp0\_pcoutmux 30'h000000042 30'h00000104 32'h00000000 32'h00000008 32'h00000004 32'hffffff 32'h00000004 32'hffffff 32'h00000000 32h00000104 32'h00000 32'h000... 32'h00000008 er/mips/id\_busB\_mux2 32'h00000000 32'h000... | 32'h00000008 32'h00000104 32'h00000108 32'h00000<mark>0000</mark> 32'hfffff... | 32'h00000000 | 32'h00000001 | 32'h00000000 32'h00000 108 132h00000104 r/mips/wr\_forward r/mips/id\_Highout r/mips/id\_Lowout 32'hfffff... 32'hffffff3 32'h00000001 32'h000000000 32'h00000 104 32'h000000\$0 32'h0000000c 32'h0000000¢c

可见在 mtc0 之后,根据指令的信号比较,在 eret 读取 cp0 寄存器是将还没有写入 cp0 寄存器的 108H 送到了 id\_pcoutmux,在之后完成了成功跳转。

| # 00000001->reg[ 1]                        | # ####################################         | 00000000 >===1171                      | # 12->dm[066][23:16]                         |
|--------------------------------------------|------------------------------------------------|----------------------------------------|----------------------------------------------|
| # 00000010->reg[ 2]                        | # ffffffff->reg[21] #<br># ffff0077->reg[22] # |                                        | # 12->dm[066][23:16]<br># 12->dm[066][31:24] |
|                                            | # fffff0077->reg[22] # 00000090->Hign #        |                                        | # 00000067->rea[ 7]                          |
|                                            | # 0000009c0000->Low                            |                                        | # 00000048->reg[ 1]                          |
|                                            | # 009c0000->reg[23]                            |                                        | # 00000050->reg[ 2]                          |
|                                            | # 00000000->reg[23]<br># 00000090->reg[30]     |                                        | # 45678000->reg[ 2]                          |
|                                            | # 00000090->Low                                | 01234567->reg[17]<br>01234567->dm[03c] | # 00000123->reg[ 4]                          |
|                                            | # 00000050->High                               |                                        | # 45678123->reg[ 5]                          |
|                                            | # 00000000->cp0[14,0]                          | 30 3                                   | # 23->dm[067][31:24]                         |
|                                            | # 00000104->cp0[14,0]                          | 3                                      | # 00000068->rea[ 7]                          |
|                                            | # 00000000->reg[ 0]                            |                                        | # 0000004c->reg[ 1]                          |
|                                            | # 00000008->dm[0001                            | 00000044->reg[ 2]                      | # 0000004c->reg[ 2]                          |
|                                            | # 00000010->dm[004]                            |                                        | # 56780000->rea[ 3]                          |
|                                            | # 00000011->dm[008]                            |                                        | # 00001234->reg[ 4]                          |
|                                            | # 00000004->dm[00c]                            |                                        | # 56781234->reg[ 5]                          |
|                                            | # 0000000d->dm[010]                            | 31 3                                   | # 34->dm[068][7:0]                           |
| # 00000011->reg[ 8]                        | # ffffffe2->dm[018]                            | 00001234->dm[048]                      | # 34->dm[068][31:24]                         |
| # 00000011->reg[ 8]<br># 00000011->dm[01c] | # fffffff3->dm[070]                            |                                        | # 00000069->reg[ 7]                          |
|                                            | # 00000001->dm[074]                            |                                        | # 00000050->reg[ 1]                          |
| # 000000000->reg[ 0]                       | # 00000000->dm[078]                            | 2                                      | # 00000048->reg[ 2]                          |
| # 00000011->reg[10]                        | # 00000104->reg[ 1]                            |                                        | # 67800000->reg[ 3]                          |
|                                            | # 00000108->reg[ 1]                            | 00000012->reg[17]                      | # 00012345->reg[ 4]                          |
|                                            | # 00000108->cp0[14,0]                          |                                        | # 67812345->reg[ 5]                          |
|                                            | # 00000000->reg[ 0]                            |                                        | # 45->dm[069][15:8]                          |
|                                            | # 00000108->reg[ 2]                            | 00000001->reg[17]                      | # 45->dm[069][31:24]                         |
| - 21 1                                     | # 00000020->reg[ 3]                            | 00000001->dm[054]                      | # 0000006a->reg[ 7]                          |
|                                            | # 00000000->reg[ 4]                            | 00000058->reg[ 2]                      | # 00000054->reg[ 1]                          |
| A co samiorolioreral                       | # 00000020->reg[ 1]                            | 00000000->reg[17]                      | # 00000044->reg[ 2]                          |
| # 00000000 >1cg[13]                        | # 00000000->reg[17]                            | 00000000->dm[058]                      | # 78000000->reg[ 3]                          |
|                                            | # 12340000->reg[17]                            | 0000005c->reg[ 2]                      | # 00123456->reg[ 4]                          |
|                                            | # 12345678->reg[17]                            | 00000000->reg[ 0]                      | # 78123456->reg[ 5]                          |
|                                            | # 12345678->dm[020]<br># 23456780->reg[17]     | 00000044->reg[ 6]                      | # 56->dm[06a][23:16]                         |
|                                            | # 00000024->reg[1/]                            | 00000064->reg[ 7]                      | # 56->dm[06a][31:24]                         |
|                                            | # 00000024=>reg[ 1]<br># 00000000->reg[ 0]     | 12345678->reg[ 3]                      | # 0000006b->reg[ 7]<br># 00000058->reg[ 1]   |
|                                            | # 23456780->dm[024]                            | 00000000->reg[ 4]                      | # 00000038->reg[ 1]<br># 00000040->reg[ 2]   |
|                                            | # 34567800->cm[024]<br># 34567800->reg[17]     | 12345678->reg[ 5]                      | # 00000040->reg[ 2]<br># 00000000->reg[ 0]   |
|                                            | # 00000028->reg[1]                             | 78->dm[064][7:0]                       | # 000000064->reg[ 0]                         |
|                                            | # 34567800->dm[028]                            | 78->dm[064][31:24]                     | # 00000004=>1eg[ 9]<br># 00000023=>reg[ 9]   |
| 2. 2                                       | # 45678000->reg[17]                            |                                        | # 00000023->1eg[ 5]<br># 00000068->reg[13]   |
|                                            | # 0000002c->rea[ 1]                            |                                        | # 00564534->reg[13]                          |
|                                            | # 45678000->dm[02c]                            |                                        | # 23000000->reg[ 9]                          |
|                                            | # 56780000->reg[17]                            | 00000000->reg[ 0]                      | # 0056453d->reg[13]                          |
|                                            | # 00000030->reg[ 1]                            | 23456780->reg[ 3]                      | # 0056453d->dm[06c]                          |
|                                            | # 56780000->dm[030]                            | 00000001->reg[ 4]                      | # 00000008->reg[ 1]                          |
|                                            | # 67800000->reg[17]                            |                                        | # 00000010->reg[ 2]                          |
| # 00000001->reg[24]<br># 000c000d->reg[29] | # 00000034->reg[ 1]                            | # 81->dm[065][15:8]                    | # 00000011->reg[ 3]                          |
|                                            | # 67800000->dm[034]                            | 81->dm[065][31:24]                     | # 00000004->reg[ 4]                          |
| # 0000ff88->reg[20]                        | # 78000000->reg[17]                            |                                        | # 0000000d->reg[ 5]                          |
|                                            | # 00000038->reg[ 1]                            |                                        | # ffffffe2->reg[ 6]                          |
|                                            | # 78000000->dm[038]                            |                                        | # fffffff3->reg[ 7]                          |
| # 88->dm[015][15:8]                        | ± 800000000->rea[17]                           | 34567800->reg[ 3]                      | ± 00000001=>red[25]                          |

上图为每一步操作的实际用处(dm 的输出有 bug 只看第一个, 0->reg[0]就是插入的 nop 气

### 泡)。

### 附资源调用和最高频率截图。

| Device Utilization                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | Summary |           |             | [-]     |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|-----------|-------------|---------|
| Slice Logic Utilization                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | Used    | Available | Utilization | Note(s) |
| Number of Slice Registers                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 10, 337 | 184, 304  | 5%          |         |
| Number used as Flip Flops                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 9, 614  |           |             |         |
| Number used as Latches                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | 723     |           |             |         |
| Number used as Latch-thrus                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 0       |           |             |         |
| Number used as AND/OR logics                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | 0       |           |             |         |
| Number of Slice LUTs                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | 15, 907 | 92, 152   | 17%         |         |
| Number used as logic                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | 15, 343 | 92, 152   | 16%         |         |
| Number using 06 output only                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | 14, 746 |           |             |         |
| Number using 05 output only                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | 75      |           |             |         |
| Number using 05 and 06                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | 522     |           |             |         |
| Number used as ROM                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | 0       |           |             |         |
| Number used as Memory                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | 512     | 21,680    | 2%          |         |
| Number used as Dual Port RAM                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | 0       |           |             |         |
| Number used as Single Port RAM                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | 512     |           |             |         |
| Number using 06 output only                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | 512     |           |             |         |
| Number using 05 output only                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | 0       |           |             |         |
| Number using 05 and 06                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | - 0     |           |             |         |
| Number used as Shift Register                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | 0       |           |             |         |
| Number used exclusively as route-thrus                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | 52      |           |             |         |
| Number with same-slice register load                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | 50      |           |             |         |
| Number with same-slice carry load                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | 2       |           |             |         |
| Number with other load                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | -       |           |             |         |
| Number of occupied Slices                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 4,510   | -         | 19%         |         |
| Number of LUT Flip Flop pairs used                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | 16, 485 |           | 1010        |         |
| Number with an unused Flip Flop                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | 6, 263  |           | 37%         |         |
| Number with an unused LUT                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 578     |           | 3%          |         |
| Number of fully used LUT-FF pairs                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | 9, 644  |           | 58%         |         |
| Number of unique control sets                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | 74      | -         | 30%         |         |
| Number of slice register sites lost<br>to control set restrictions                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | 207     |           | 1%          |         |
| Number of bonded <u>IOBs</u>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | 32      | 338       | 9%          |         |
| Number of RAMB16BWERs                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | 0       | 268       | 0%          |         |
| Number of RAMB8BWERs                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | 2       | 536       | 1%          |         |
| Number of BUFIO2/BUFIO2_2CLKs                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | 0       | 32        | 0%          |         |
| Number of BUFIO2FB/BUFIO2FB_2CLKs                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | 0       | 32        | 0%          |         |
| WL C Director or production of the control o |         |           | FOR         | i e     |
| Number of BUFPLLs                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | 1 0     | 8         | 0%          |         |
| Number of BUFFLL MCBs                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | 0       | 4         | 0%          |         |
| Number of DSP48A1s                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | 4       | 180       | 2%          |         |
| Number of ICAPs                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | 0       | 1         | 0%          |         |
| Number of MCBs                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | 0       | 4         | 0%          |         |
| Number of PCILOGICSEs                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | 0       | 2         | 0%          |         |
| Number of PLL_ADVs                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | 0       | 6         | 0%          |         |
| Number of PMVs                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | 0       | 1         | 0%          |         |
| Number of STARTUPs                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | 0       | 1         | 0%          |         |
| Number of SUSPEND SYNCs                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | 0       | 1         | 0%          |         |
| Average Fanout of Non-Clock Nets                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | 6.14    | 1         | 0%          |         |
| MARINGE STROKE OF WOLLPTOCK METZ                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | b. 14   |           |             |         |



### 第三章 总结与展望

从一开始自己写的 36 条单周期 CPU 到现在做了一个 45 条指令的五级流水线 CPU 带各种转发冒险,感觉学到了很多,在一开始动手写流水线的时候,是非常迷茫的,只能去问以前学过的学长,而学长有时候对于流水线 CPU 的理解并不是很深刻,就得自己去吃书去搜索引擎或者去参考别人的代码,后来慢慢自己写完了能实现 11 条指令的流水线 CPU,但大部分都是通过阻塞来实现,还没完全实现转发。在扩展 36 条的时候,由于自身时间十分紧张,基本一天里有半天是在学车的,所以最多只能剩下半天时间来赶代码,在一开始写的特别的矛盾,甚至在 36 条完成之后,用于判断分支跳转的数据转发和 ALU 器件的数据转发还是用的两个不同的,直到扩展 45 条的时候才发现可以将这两个合并,于是进行了很多的修改,并且由于原来将分支跳转写在了 id 阶段,alu 写在了 ex 阶段,所以导致出现了两个 load—use 模块,即作用相同仅仅名字不同而已。在经过了一系列大换血和大刀阔斧的修改之后,终于完成了 45 条指令的扩展,但由于原先并没有整理好思路,即转发逻辑,所以还是扩展了有两天,后来又发现对于 HILO 寄存器又存在冒险,于是又重新设计转发,大约总共三天时间,才算完成。(附上 GitHub 的 commit 图) 这是第一阶段。



大概就是自己完成 45 条 CPU 的血泪史,后来老师上课又说了能够实现一位动态预测等高端技术更好,于是自己又开始了吃书,将计组书看了两三遍后,完成了 BHT 表的建立和一位动态预测技术的实现,但是在后来与老师进行争论时,觉得在有延迟槽情况下静态预测相较于动态预测能够省去很多步骤,但后来又想想,BHT 通过顺序查找(甚至可以通过哈希表查找)完成对于 NPC 的变化,仅仅会丢失几个时钟周期,对于多重循环来说,能有效减少每次静态预测计算所消耗的时间。这是课设第二阶段。

接下来是课设第三阶段,恐怖的效率提升阶段。在老师下发了 ISE 测试的要求后,虽然一开始总觉得老师发错了实验指导书,但还是通过自己的百度和碰巧操作,实现了流水线 CPU 架构的连线和器件消耗的测试和最高频率的测试。在修改了许多器件(如删除了无关变量和修改 BHT 表,修改转发阶段,中间也遇到了不少 bug 的修复),最终将自己的最高频率在老师所要求的板子上达到了 90MHZ(在别人电脑上跑到了114MHZ)。其中修改了很多,也遇到了很多令自己崩溃的地方,比如,修改了半天的代码导致比之前的速度更慢,代码版本保存错误,多次经历写,删,再写回,再删,再改,再回到原来,再写这种很迷幻的操作,虽然对提升效率有了一定的理解,但架不住多次进行修改导致身心俱疲。



写完了 45 条流水线 CPU,感觉自己身心已经很轻松了,觉得自己在跟别人的讨论中学到了很多,也学会了多多汲取别人的经验和教训。

### 第四章 参考文献

[1]袁春风,等. 计算机组成与系统结构[M]. 第2 版,北京:清华大学出版社 2010.

### 第五章 致谢

感谢老师对于每次我提出的问题都很认真的回答,感谢李皓琨同学对我在指令理解上的帮助,粟子淳, 周海鹏同学和我一起讨论得到的结果,周鹤洋同学在课上对于加快效率的细心讲解。